LLVM 19.0.0git
llvm::X86RegisterBankInfo Member List

This is the complete list of members for llvm::X86RegisterBankInfo, including all inherited members.

applyDefaultMapping(const OperandsMapper &OpdMapper)llvm::RegisterBankInfostatic
applyMapping(MachineIRBuilder &Builder, const OperandsMapper &OpdMapper) constllvm::RegisterBankInfoinline
applyMappingImpl(MachineIRBuilder &Builder, const OperandsMapper &OpdMapper) const overridellvm::X86RegisterBankInfovirtual
cannotCopy(const RegisterBank &Dst, const RegisterBank &Src, TypeSize Size) constllvm::RegisterBankInfoinline
constrainGenericRegister(Register Reg, const TargetRegisterClass &RC, MachineRegisterInfo &MRI)llvm::RegisterBankInfostatic
copyCost(const RegisterBank &A, const RegisterBank &B, TypeSize Size) constllvm::RegisterBankInfoinlinevirtual
DefaultMappingIDllvm::RegisterBankInfostatic
getBreakDownCost(const ValueMapping &ValMapping, const RegisterBank *CurBank=nullptr) constllvm::RegisterBankInfoinlinevirtual
getInstrAlternativeMappings(const MachineInstr &MI) const overridellvm::X86RegisterBankInfovirtual
getInstrMapping(const MachineInstr &MI) const overridellvm::X86RegisterBankInfovirtual
getInstrMappingImpl(const MachineInstr &MI) constllvm::RegisterBankInfoprotected
getInstrPossibleMappings(const MachineInstr &MI) constllvm::RegisterBankInfo
getInstructionMapping(unsigned ID, unsigned Cost, const ValueMapping *OperandsMapping, unsigned NumOperands) constllvm::RegisterBankInfoinline
getInvalidInstructionMapping() constllvm::RegisterBankInfoinline
getMaximumSize(unsigned RegBankID) constllvm::RegisterBankInfoinline
getMinimalPhysRegClass(Register Reg, const TargetRegisterInfo &TRI) constllvm::RegisterBankInfoprotected
getNumRegBanks() constllvm::RegisterBankInfoinline
getOperandsMapping(Iterator Begin, Iterator End) constllvm::RegisterBankInfoprotected
getOperandsMapping(const SmallVectorImpl< const ValueMapping * > &OpdsMapping) constllvm::RegisterBankInfoprotected
getOperandsMapping(std::initializer_list< const ValueMapping * > OpdsMapping) constllvm::RegisterBankInfoprotected
getPartialMapping(unsigned StartIdx, unsigned Length, const RegisterBank &RegBank) constllvm::RegisterBankInfoprotected
getPartialMappingIdx(const MachineInstr &MI, const LLT &Ty, bool isFP)llvm::X86GenRegisterBankInfoprotectedstatic
getRegBank(unsigned ID)llvm::RegisterBankInfoinlineprotected
getRegBank(unsigned ID) constllvm::RegisterBankInfoinline
getRegBank(Register Reg, const MachineRegisterInfo &MRI, const TargetRegisterInfo &TRI) constllvm::RegisterBankInfo
getRegBankFromConstraints(const MachineInstr &MI, unsigned OpIdx, const TargetInstrInfo &TII, const MachineRegisterInfo &MRI) constllvm::RegisterBankInfo
getRegBankFromRegClass(const TargetRegisterClass &RC, LLT) const overridellvm::X86RegisterBankInfovirtual
getSizeInBits(Register Reg, const MachineRegisterInfo &MRI, const TargetRegisterInfo &TRI) constllvm::RegisterBankInfo
getValueMapping(PartialMappingIdx Idx, unsigned NumOperands)llvm::X86GenRegisterBankInfoprotectedstatic
llvm::RegisterBankInfo::getValueMapping(unsigned StartIdx, unsigned Length, const RegisterBank &RegBank) constllvm::RegisterBankInfoprotected
llvm::RegisterBankInfo::getValueMapping(const PartialMapping *BreakDown, unsigned NumBreakDowns) constllvm::RegisterBankInfoprotected
HwModellvm::RegisterBankInfoprotected
InstructionMappings typedefllvm::RegisterBankInfo
InvalidMappingIDllvm::RegisterBankInfostatic
isDivergentRegBank(const RegisterBank *RB) constllvm::RegisterBankInfoinlinevirtual
MapOfInstructionMappingsllvm::RegisterBankInfomutableprotected
MapOfOperandsMappingsllvm::RegisterBankInfomutableprotected
MapOfPartialMappingsllvm::RegisterBankInfomutableprotected
MapOfValueMappingsllvm::RegisterBankInfomutableprotected
NumRegBanksllvm::RegisterBankInfoprotected
PartMappingsllvm::X86GenRegisterBankInfoprotectedstatic
PhysRegMinimalRCsllvm::RegisterBankInfomutableprotected
RegBanksllvm::RegisterBankInfoprotected
RegisterBankInfo(const RegisterBank **RegBanks, unsigned NumRegBanks, const unsigned *Sizes, unsigned HwMode)llvm::RegisterBankInfoprotected
RegisterBankInfo()llvm::RegisterBankInfoinlineprotected
Sizesllvm::RegisterBankInfoprotected
ValMappingsllvm::X86GenRegisterBankInfoprotectedstatic
verify(const TargetRegisterInfo &TRI) constllvm::RegisterBankInfo
X86RegisterBankInfo(const TargetRegisterInfo &TRI)llvm::X86RegisterBankInfo
~RegisterBankInfo()=defaultllvm::RegisterBankInfovirtual