LLVM 23.0.0git
HexagonTargetMachine.cpp
Go to the documentation of this file.
1//===-- HexagonTargetMachine.cpp - Define TargetMachine for Hexagon -------===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8//
9// Implements the info about Hexagon target spec.
10//
11//===----------------------------------------------------------------------===//
12
14#include "Hexagon.h"
15#include "HexagonISelLowering.h"
23#include "llvm/CodeGen/Passes.h"
31#include <optional>
32
33using namespace llvm;
34
35static cl::opt<bool>
36 EnableCExtOpt("hexagon-cext", cl::Hidden, cl::init(true),
37 cl::desc("Enable Hexagon constant-extender optimization"));
38
40 cl::desc("Enable RDF-based optimizations"));
41
43 "rdf-bb-limit", cl::Hidden, cl::init(1000),
44 cl::desc("Basic block limit for a function for RDF optimizations"));
45
46static cl::opt<bool>
47 DisableHardwareLoops("disable-hexagon-hwloops", cl::Hidden,
48 cl::desc("Disable Hardware Loops for Hexagon target"));
49
50static cl::opt<bool> EnableMCR("hexagon-mcr", cl::Hidden, cl::init(true),
51 cl::desc("Enable the machine combiner pass"));
52
53static cl::opt<bool>
54 DisableAModeOpt("disable-hexagon-amodeopt", cl::Hidden,
55 cl::desc("Disable Hexagon Addressing Mode Optimization"));
56
57static cl::opt<bool>
58 DisableHexagonCFGOpt("disable-hexagon-cfgopt", cl::Hidden,
59 cl::desc("Disable Hexagon CFG Optimization"));
60
61static cl::opt<bool>
62 DisableHCP("disable-hcp", cl::Hidden,
63 cl::desc("Disable Hexagon constant propagation"));
64
66 "disable-mask", cl::Hidden,
67 cl::desc("Disable Hexagon specific Mask generation pass"));
68
69static cl::opt<bool> DisableStoreWidening("disable-store-widen", cl::Hidden,
70 cl::init(false),
71 cl::desc("Disable store widening"));
72
73static cl::opt<bool> DisableLoadWidening("disable-load-widen", cl::Hidden,
74 cl::desc("Disable load widening"));
75
76static cl::opt<bool> EnableExpandCondsets("hexagon-expand-condsets",
77 cl::init(true), cl::Hidden,
78 cl::desc("Early expansion of MUX"));
79
80static cl::opt<bool> EnableTfrCleanup("hexagon-tfr-cleanup", cl::init(true),
82 cl::desc("Cleanup of TFRs/COPYs"));
83
84static cl::opt<bool> EnableEarlyIf("hexagon-eif", cl::init(true), cl::Hidden,
85 cl::desc("Enable early if-conversion"));
86
87static cl::opt<bool> EnableCopyHoist("hexagon-copy-hoist", cl::init(true),
89 cl::desc("Enable Hexagon copy hoisting"));
90
91static cl::opt<bool>
92 EnableGenInsert("hexagon-insert", cl::init(true), cl::Hidden,
93 cl::desc("Generate \"insert\" instructions"));
94
95static cl::opt<bool>
96 EnableCommGEP("hexagon-commgep", cl::init(true), cl::Hidden,
97 cl::desc("Enable commoning of GEP instructions"));
98
99static cl::opt<bool>
100 EnableGenExtract("hexagon-extract", cl::init(true), cl::Hidden,
101 cl::desc("Generate \"extract\" instructions"));
102
104 "hexagon-mux", cl::init(true), cl::Hidden,
105 cl::desc("Enable converting conditional transfers into MUX instructions"));
106
107static cl::opt<bool>
108 EnableGenPred("hexagon-gen-pred", cl::init(true), cl::Hidden,
109 cl::desc("Enable conversion of arithmetic operations to "
110 "predicate instructions"));
111
112static cl::opt<bool>
113 EnableLoopPrefetch("hexagon-loop-prefetch", cl::Hidden,
114 cl::desc("Enable loop data prefetch on Hexagon"));
115
116static cl::opt<bool>
117 DisableHSDR("disable-hsdr", cl::init(false), cl::Hidden,
118 cl::desc("Disable splitting double registers"));
119
120static cl::opt<bool>
121 EnableGenMemAbs("hexagon-mem-abs", cl::init(true), cl::Hidden,
122 cl::desc("Generate absolute set instructions"));
123
124static cl::opt<bool> EnableBitSimplify("hexagon-bit", cl::init(true),
126 cl::desc("Bit simplification"));
127
128static cl::opt<bool> EnableLoopResched("hexagon-loop-resched", cl::init(true),
130 cl::desc("Loop rescheduling"));
131
132static cl::opt<bool> HexagonNoOpt("hexagon-noopt", cl::init(false), cl::Hidden,
133 cl::desc("Disable backend optimizations"));
134
135static cl::opt<bool>
136 EnableVectorPrint("enable-hexagon-vector-print", cl::Hidden,
137 cl::desc("Enable Hexagon Vector print instr pass"));
138
139static cl::opt<bool>
140 EnableVExtractOpt("hexagon-opt-vextract", cl::Hidden, cl::init(true),
141 cl::desc("Enable vextract optimization"));
142
143static cl::opt<bool>
144 EnableVectorCombine("hexagon-vector-combine", cl::Hidden, cl::init(true),
145 cl::desc("Enable HVX vector combining"));
146
148 "hexagon-initial-cfg-cleanup", cl::Hidden, cl::init(true),
149 cl::desc("Simplify the CFG after atomic expansion pass"));
150
151static cl::opt<bool> EnableInstSimplify("hexagon-instsimplify", cl::Hidden,
152 cl::init(true),
153 cl::desc("Enable instsimplify"));
154
155/// HexagonTargetMachineModule - Note that this is used on hosts that
156/// cannot link in a library unless there are references into the
157/// library. In particular, it seems that it is not possible to get
158/// things to work on Win32 without this. Though it is unused, do not
159/// remove it.
162
165 C, std::make_unique<HexagonConvergingVLIWScheduler>());
166 DAG->addMutation(std::make_unique<HexagonSubtarget::UsrOverflowMutation>());
167 DAG->addMutation(std::make_unique<HexagonSubtarget::HVXMemLatencyMutation>());
168 DAG->addMutation(std::make_unique<HexagonSubtarget::CallMutation>());
170 return DAG;
171}
172
174 SchedCustomRegistry("hexagon", "Run Hexagon's custom scheduler",
176
177static Reloc::Model getEffectiveRelocModel(std::optional<Reloc::Model> RM) {
178 return RM.value_or(Reloc::Static);
179}
180
183 // Register the target.
185
227}
228
230 StringRef CPU, StringRef FS,
231 const TargetOptions &Options,
232 std::optional<Reloc::Model> RM,
233 std::optional<CodeModel::Model> CM,
234 CodeGenOptLevel OL, bool JIT)
235 // Specify the vector alignment explicitly. For v512x1, the calculated
236 // alignment would be 512*alignment(i1), which is 512 bytes, instead of
237 // the required minimum of 64 bytes.
238 : CodeGenTargetMachineImpl(T, TT.computeDataLayout(), TT, CPU, FS, Options,
242 TLOF(std::make_unique<HexagonTargetObjectFile>()),
243 Subtarget(Triple(TT), CPU, FS, *this) {
244 initAsmInfo();
245}
246
247const HexagonSubtarget *
249 AttributeList FnAttrs = F.getAttributes();
250 Attribute CPUAttr = FnAttrs.getFnAttr("target-cpu");
251 Attribute FSAttr = FnAttrs.getFnAttr("target-features");
252
253 std::string CPU =
254 CPUAttr.isValid() ? CPUAttr.getValueAsString().str() : TargetCPU;
255 std::string FS =
256 FSAttr.isValid() ? FSAttr.getValueAsString().str() : TargetFS;
257
258 auto &I = SubtargetMap[CPU + FS];
259 if (!I) {
260 // This needs to be done before we create a new subtarget since any
261 // creation will depend on the TM and the code generation flags on the
262 // function that reside in TargetOptions.
264 I = std::make_unique<HexagonSubtarget>(TargetTriple, CPU, FS, *this);
265 }
266 return I.get();
267}
268
270#define GET_PASS_REGISTRY "HexagonPassRegistry.def"
272
273 PB.registerLateLoopOptimizationsEPCallback(
274 [=](LoopPassManager &LPM, OptimizationLevel Level) {
275 LPM.addPass(HexagonLoopIdiomRecognitionPass());
276 });
277 PB.registerLoopOptimizerEndEPCallback(
278 [=](LoopPassManager &LPM, OptimizationLevel Level) {
280 });
281}
282
285 return TargetTransformInfo(std::make_unique<HexagonTTIImpl>(this, F));
286}
287
294
296
301
302namespace {
303/// Hexagon Code Generator Pass Configuration Options.
304class HexagonPassConfig : public TargetPassConfig {
305public:
306 HexagonPassConfig(HexagonTargetMachine &TM, PassManagerBase &PM)
307 : TargetPassConfig(TM, PM) {}
308
309 HexagonTargetMachine &getHexagonTargetMachine() const {
311 }
312
313 void addIRPasses() override;
314 bool addInstSelector() override;
315 bool addILPOpts() override;
316 void addPreRegAlloc() override;
317 void addPostRegAlloc() override;
318 void addPreSched2() override;
319 void addPreEmitPass() override;
320};
321} // namespace
322
324 return new HexagonPassConfig(*this, PM);
325}
326
327void HexagonPassConfig::addIRPasses() {
329 bool NoOpt = (getOptLevel() == CodeGenOptLevel::None);
330
331 if (!NoOpt) {
335 }
336
338
339 if (!NoOpt) {
342 .forwardSwitchCondToPhi(true)
343 .convertSwitchRangeToICmp(true)
344 .convertSwitchToLookupTable(true)
345 .needCanonicalLoops(false)
346 .hoistCommonInsts(true)
347 .sinkCommonInsts(true)));
352 if (EnableCommGEP)
353 addPass(createHexagonCommonGEP());
354 // Replace certain combinations of shifts and ands with extracts.
356 addPass(createHexagonGenExtract());
357 }
358}
359
360bool HexagonPassConfig::addInstSelector() {
361 HexagonTargetMachine &TM = getHexagonTargetMachine();
362 bool NoOpt = (getOptLevel() == CodeGenOptLevel::None);
363
364 if (!NoOpt)
366
367 addPass(createHexagonISelDag(TM, getOptLevel()));
368
369 if (!NoOpt) {
371 addPass(createHexagonVExtract());
372 // Create logical operations on predicate registers.
373 if (EnableGenPred)
374 addPass(createHexagonGenPredicate());
375 // Rotate loops to expose bit-simplification opportunities.
378 // Split double registers.
379 if (!DisableHSDR)
381 // Bit simplification.
383 addPass(createHexagonBitSimplify());
384 addPass(createHexagonPeephole());
385 // Constant propagation.
386 if (!DisableHCP) {
389 }
390 if (EnableGenInsert)
391 addPass(createHexagonGenInsert());
392 if (EnableEarlyIf)
394 addPass(createHexagonQFPOptimizer());
395 }
396
397 return false;
398}
399
400bool HexagonPassConfig::addILPOpts() {
401 if (EnableMCR)
402 addPass(&MachineCombinerID);
403
404 return true;
405}
406
407void HexagonPassConfig::addPreRegAlloc() {
408 if (getOptLevel() != CodeGenOptLevel::None) {
409 if (EnableCExtOpt)
413 if (EnableCopyHoist)
420 addPass(createHexagonLoadWidening());
421 if (EnableGenMemAbs)
425 }
427 addPass(&MachinePipelinerID);
428}
429
430void HexagonPassConfig::addPostRegAlloc() {
431 if (getOptLevel() != CodeGenOptLevel::None) {
432 if (EnableRDFOpt)
433 addPass(createHexagonRDFOpt());
435 addPass(createHexagonCFGOptimizer());
436 if (!DisableAModeOpt)
437 addPass(createHexagonOptAddrMode());
438 }
439}
440
441void HexagonPassConfig::addPreSched2() {
442 bool NoOpt = (getOptLevel() == CodeGenOptLevel::None);
444 if (getOptLevel() != CodeGenOptLevel::None)
445 addPass(&IfConverterID);
447 if (!NoOpt && !DisableHexagonMask)
448 addPass(createHexagonMask());
449}
450
451void HexagonPassConfig::addPreEmitPass() {
452 bool NoOpt = (getOptLevel() == CodeGenOptLevel::None);
453
454 if (!NoOpt)
455 addPass(createHexagonNewValueJump());
456
458
459 if (!NoOpt) {
461 addPass(createHexagonFixupHwLoops());
462 // Generate MUX from pairs of conditional transfers.
463 if (EnableGenMux)
464 addPass(createHexagonGenMux());
465 }
466
467 // Packetization is mandatory: it handles gather/scatter at all opt levels.
468 addPass(createHexagonPacketizer(NoOpt));
469
470 if (!NoOpt)
471 addPass(createHexagonLoopAlign());
472
474 addPass(createHexagonVectorPrint());
475
476 // Add CFI instructions if necessary.
478}
static cl::opt< bool > EnableMCR("aarch64-enable-mcr", cl::desc("Enable the machine combiner pass"), cl::init(true), cl::Hidden)
static Reloc::Model getEffectiveRelocModel()
static cl::opt< bool > EnableLoopPrefetch("amdgpu-loop-prefetch", cl::desc("Enable loop data prefetch on AMDGPU"), cl::Hidden, cl::init(false))
#define LLVM_ABI
Definition Compiler.h:213
#define LLVM_EXTERNAL_VISIBILITY
Definition Compiler.h:132
static cl::opt< bool > EnableExpandCondsets("hexagon-expand-condsets", cl::init(true), cl::Hidden, cl::desc("Early expansion of MUX"))
static cl::opt< bool > EnableCopyHoist("hexagon-copy-hoist", cl::init(true), cl::Hidden, cl::ZeroOrMore, cl::desc("Enable Hexagon copy hoisting"))
static cl::opt< bool > HexagonNoOpt("hexagon-noopt", cl::init(false), cl::Hidden, cl::desc("Disable backend optimizations"))
static cl::opt< bool > EnableGenExtract("hexagon-extract", cl::init(true), cl::Hidden, cl::desc("Generate \"extract\" instructions"))
static cl::opt< bool > EnableVectorCombine("hexagon-vector-combine", cl::Hidden, cl::init(true), cl::desc("Enable HVX vector combining"))
static cl::opt< bool > EnableGenMux("hexagon-mux", cl::init(true), cl::Hidden, cl::desc("Enable converting conditional transfers into MUX instructions"))
static cl::opt< bool > DisableHexagonCFGOpt("disable-hexagon-cfgopt", cl::Hidden, cl::desc("Disable Hexagon CFG Optimization"))
static cl::opt< bool > DisableAModeOpt("disable-hexagon-amodeopt", cl::Hidden, cl::desc("Disable Hexagon Addressing Mode Optimization"))
LLVM_ABI LLVM_EXTERNAL_VISIBILITY void LLVMInitializeHexagonTarget()
static cl::opt< bool > DisableHCP("disable-hcp", cl::Hidden, cl::desc("Disable Hexagon constant propagation"))
static cl::opt< bool > DisableStoreWidening("disable-store-widen", cl::Hidden, cl::init(false), cl::desc("Disable store widening"))
static cl::opt< bool > EnableBitSimplify("hexagon-bit", cl::init(true), cl::Hidden, cl::desc("Bit simplification"))
static cl::opt< bool > EnableVectorPrint("enable-hexagon-vector-print", cl::Hidden, cl::desc("Enable Hexagon Vector print instr pass"))
static MachineSchedRegistry SchedCustomRegistry("hexagon", "Run Hexagon's custom scheduler", createVLIWMachineSched)
static cl::opt< bool > DisableHardwareLoops("disable-hexagon-hwloops", cl::Hidden, cl::desc("Disable Hardware Loops for Hexagon target"))
static cl::opt< bool > EnableGenPred("hexagon-gen-pred", cl::init(true), cl::Hidden, cl::desc("Enable conversion of arithmetic operations to " "predicate instructions"))
static cl::opt< bool > EnableGenMemAbs("hexagon-mem-abs", cl::init(true), cl::Hidden, cl::desc("Generate absolute set instructions"))
static cl::opt< bool > EnableVExtractOpt("hexagon-opt-vextract", cl::Hidden, cl::init(true), cl::desc("Enable vextract optimization"))
static cl::opt< bool > EnableInstSimplify("hexagon-instsimplify", cl::Hidden, cl::init(true), cl::desc("Enable instsimplify"))
static cl::opt< bool > EnableRDFOpt("rdf-opt", cl::Hidden, cl::init(true), cl::desc("Enable RDF-based optimizations"))
static cl::opt< bool > EnableCExtOpt("hexagon-cext", cl::Hidden, cl::init(true), cl::desc("Enable Hexagon constant-extender optimization"))
static cl::opt< bool > DisableLoadWidening("disable-load-widen", cl::Hidden, cl::desc("Disable load widening"))
int HexagonTargetMachineModule
HexagonTargetMachineModule - Note that this is used on hosts that cannot link in a library unless the...
static cl::opt< bool > DisableHexagonMask("disable-mask", cl::Hidden, cl::desc("Disable Hexagon specific Mask generation pass"))
static cl::opt< bool > EnableLoopResched("hexagon-loop-resched", cl::init(true), cl::Hidden, cl::desc("Loop rescheduling"))
static ScheduleDAGInstrs * createVLIWMachineSched(MachineSchedContext *C)
static cl::opt< bool > EnableTfrCleanup("hexagon-tfr-cleanup", cl::init(true), cl::Hidden, cl::desc("Cleanup of TFRs/COPYs"))
static cl::opt< bool > DisableHSDR("disable-hsdr", cl::init(false), cl::Hidden, cl::desc("Disable splitting double registers"))
static cl::opt< bool > EnableInitialCFGCleanup("hexagon-initial-cfg-cleanup", cl::Hidden, cl::init(true), cl::desc("Simplify the CFG after atomic expansion pass"))
cl::opt< unsigned > RDFFuncBlockLimit("rdf-bb-limit", cl::Hidden, cl::init(1000), cl::desc("Basic block limit for a function for RDF optimizations"))
static cl::opt< bool > EnableMCR("hexagon-mcr", cl::Hidden, cl::init(true), cl::desc("Enable the machine combiner pass"))
static cl::opt< bool > EnableLoopPrefetch("hexagon-loop-prefetch", cl::Hidden, cl::desc("Enable loop data prefetch on Hexagon"))
static cl::opt< bool > EnableGenInsert("hexagon-insert", cl::init(true), cl::Hidden, cl::desc("Generate \"insert\" instructions"))
static cl::opt< bool > EnableCommGEP("hexagon-commgep", cl::init(true), cl::Hidden, cl::desc("Enable commoning of GEP instructions"))
static cl::opt< bool > EnableEarlyIf("hexagon-eif", cl::init(true), cl::Hidden, cl::desc("Enable early if-conversion"))
This file implements a TargetTransformInfo analysis pass specific to the Hexagon target machine.
#define F(x, y, z)
Definition MD5.cpp:54
#define I(x, y, z)
Definition MD5.cpp:57
#define T
PassBuilder PB(Machine, PassOpts->PTO, std::nullopt, &PIC)
const GCNTargetMachine & getTM(const GCNSubtarget *STI)
static TableGen::Emitter::OptClass< SkeletonEmitter > X("gen-skeleton-class", "Generate example skeleton class")
Target-Independent Code Generator Pass Configuration Options pass.
Functions, function parameters, and return types can have attributes to indicate how they should be t...
Definition Attributes.h:69
LLVM_ABI StringRef getValueAsString() const
Return the attribute's value as a string.
bool isValid() const
Return true if the attribute is any kind of attribute.
Definition Attributes.h:223
CodeGenTargetMachineImpl(const Target &T, StringRef DataLayoutString, const Triple &TT, StringRef CPU, StringRef FS, const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM, CodeGenOptLevel OL)
ScheduleDAGInstrs * createMachineScheduler(MachineSchedContext *C) const override
Create an instance of ScheduleDAGInstrs to be run within the standard MachineScheduler pass for this ...
MachineFunctionInfo * createMachineFunctionInfo(BumpPtrAllocator &Allocator, const Function &F, const TargetSubtargetInfo *STI) const override
Create the target's instance of MachineFunctionInfo.
TargetPassConfig * createPassConfig(PassManagerBase &PM) override
Create a pass configuration object to be used by addPassToEmitX methods for generating a pipeline of ...
void registerPassBuilderCallbacks(PassBuilder &PB) override
Allow the target to modify the pass pipeline.
HexagonTargetMachine(const Target &T, const Triple &TT, StringRef CPU, StringRef FS, const TargetOptions &Options, std::optional< Reloc::Model > RM, std::optional< CodeModel::Model > CM, CodeGenOptLevel OL, bool JIT)
const HexagonSubtarget * getSubtargetImpl(const Function &F) const override
Virtual method implemented by subclasses that returns a reference to that target's TargetSubtargetInf...
TargetTransformInfo getTargetTransformInfo(const Function &F) const override
Get a TargetTransformInfo implementation for the target.
MachineSchedRegistry provides a selection of available machine instruction schedulers.
This class provides access to building LLVM's passes.
PassRegistry - This class manages the registration and intitialization of the pass subsystem as appli...
static LLVM_ABI PassRegistry * getPassRegistry()
getPassRegistry - Access the global registry object, which is automatically initialized at applicatio...
A ScheduleDAG for scheduling lists of MachineInstr.
ScheduleDAGMILive is an implementation of ScheduleDAGInstrs that schedules machine instructions while...
void addMutation(std::unique_ptr< ScheduleDAGMutation > Mutation)
Add a postprocessing step to the DAG builder.
const TargetInstrInfo * TII
Target instruction information.
const TargetRegisterInfo * TRI
Target processor register info.
StringRef - Represent a constant reference to a string, i.e.
Definition StringRef.h:55
std::string str() const
str - Get the contents as an std::string.
Definition StringRef.h:225
CodeGenOptLevel getOptLevel() const
Returns the optimization level: None, Less, Default, or Aggressive.
Triple TargetTriple
Triple string, CPU name, and target feature strings the TargetMachine instance is created with.
std::unique_ptr< const MCSubtargetInfo > STI
TargetOptions Options
void resetTargetOptions(const Function &F) const
Reset the target options based on the function's attributes.
Target-Independent Code Generator Pass Configuration Options.
virtual void addIRPasses()
Add common target configurable passes that perform LLVM IR to IR transforms following machine indepen...
TargetSubtargetInfo - Generic base class for all target subtargets.
This pass provides access to the codegen interfaces that are needed for IR-level transformations.
Target - Wrapper for Target specific information.
Triple - Helper class for working with autoconf configuration names.
Definition Triple.h:47
Extend the standard ScheduleDAGMILive to provide more context and override the top-level schedule() d...
PassManagerBase - An abstract interface to allow code to add passes to a pass manager without having ...
Interfaces for registering analysis passes, producing common pass manager configurations,...
@ C
The default llvm calling convention, compatible with C.
Definition CallingConv.h:34
initializer< Ty > init(const Ty &Val)
This is an optimization pass for GlobalISel generic memory operations.
Definition Types.h:26
FunctionPass * createHexagonVectorPrint()
void initializeHexagonCopyHoistingPass(PassRegistry &)
FunctionPass * createHexagonVectorCombineLegacyPass()
void initializeHexagonOptAddrModePass(PassRegistry &)
LLVM_ABI FunctionPass * createCFGSimplificationPass(SimplifyCFGOptions Options=SimplifyCFGOptions(), std::function< bool(const Function &)> Ftor=nullptr)
void initializeHexagonNewValueJumpPass(PassRegistry &)
char & HexagonTfrCleanupID
FunctionPass * createHexagonCFGOptimizer()
void initializeHexagonSplitConst32AndConst64Pass(PassRegistry &)
void initializeHexagonVectorLoopCarriedReuseLegacyPassPass(PassRegistry &)
LLVM_ABI char & RegisterCoalescerID
RegisterCoalescer - This pass merges live ranges to eliminate copies.
void initializeHexagonDAGToDAGISelLegacyPass(PassRegistry &)
void initializeHexagonSplitDoubleRegsPass(PassRegistry &)
LLVM_ABI FunctionPass * createDeadCodeEliminationPass()
Definition DCE.cpp:145
FunctionPass * createHexagonQFPOptimizer()
void initializeHexagonCommonGEPPass(PassRegistry &)
FunctionPass * createHexagonNewValueJump()
void initializeHexagonRDFOptPass(PassRegistry &)
FunctionPass * createHexagonBranchRelaxation()
FunctionPass * createHexagonLoopAlign()
FunctionPass * createHexagonBitSimplify()
FunctionPass * createHexagonPeephole()
FunctionPass * createHexagonConstExtenders()
FunctionPass * createHexagonConstPropagationPass()
void initializeHexagonGenMemAbsolutePass(PassRegistry &)
FunctionPass * createHexagonFixupHwLoops()
Target & getTheHexagonTarget()
void initializeHexagonMaskPass(PassRegistry &)
void initializeHexagonExpandCondsetsPass(PassRegistry &)
void initializeHexagonAsmPrinterPass(PassRegistry &)
void initializeHexagonVectorPrintPass(PassRegistry &)
FunctionPass * createHexagonMask()
void initializeHexagonPacketizerPass(PassRegistry &)
PassManager< Loop, LoopAnalysisManager, LoopStandardAnalysisResults &, LPMUpdater & > LoopPassManager
The Loop pass manager.
LLVM_ABI char & MachineCombinerID
This pass performs instruction combining using trace metrics to estimate critical-path and resource d...
FunctionPass * createHexagonPacketizer(bool Minimal)
static Reloc::Model getEffectiveRelocModel(std::optional< Reloc::Model > RM)
CodeModel::Model getEffectiveCodeModel(std::optional< CodeModel::Model > CM, CodeModel::Model Default)
Helper method for getting the code model, returning Default if CM does not have a value.
FunctionPass * createHexagonGenMux()
FunctionPass * createHexagonGenExtract()
LLVM_ABI char & UnreachableMachineBlockElimID
UnreachableMachineBlockElimination - This pass removes unreachable machine basic blocks.
FunctionPass * createHexagonEarlyIfConversion()
LLVM_ABI FunctionPass * createLoopDataPrefetchPass()
FunctionPass * createHexagonLoadWidening()
void initializeHexagonStoreWideningPass(PassRegistry &)
FunctionPass * createHexagonCallFrameInformation()
FunctionPass * createHexagonHardwareLoops()
void initializeHexagonGenPredicatePass(PassRegistry &)
void initializeHexagonTfrCleanupPass(PassRegistry &)
FunctionPass * createHexagonVExtract()
void initializeHexagonGenMuxPass(PassRegistry &)
void initializeHexagonFixupHwLoopsPass(PassRegistry &)
FunctionPass * createHexagonGenPredicate()
void initializeHexagonVectorCombineLegacyPass(PassRegistry &)
void initializeHexagonCFGOptimizerPass(PassRegistry &)
void initializeHexagonPeepholePass(PassRegistry &)
CodeGenOptLevel
Code generation optimization level.
Definition CodeGen.h:82
@ Default
-O2, -Os, -Oz
Definition CodeGen.h:85
FunctionPass * createHexagonGenInsert()
void initializeHexagonBranchRelaxationPass(PassRegistry &)
FunctionPass * createHexagonOptimizeSZextends()
FunctionPass * createHexagonLoopRescheduling()
void initializeHexagonCallFrameInformationPass(PassRegistry &)
void initializeHexagonLoopReschedulingPass(PassRegistry &)
void initializeHexagonGenExtractPass(PassRegistry &)
FunctionPass * createHexagonSplitConst32AndConst64()
FunctionPass * createHexagonCopyToCombine()
LLVM_ABI char & MachinePipelinerID
This pass performs software pipelining on machine instructions.
FunctionPass * createHexagonCommonGEP()
FunctionPass * createHexagonISelDag(HexagonTargetMachine &TM, CodeGenOptLevel OptLevel)
createHexagonISelDag - This pass converts a legalized DAG into a Hexagon-specific DAG,...
char & HexagonExpandCondsetsID
void initializeHexagonLoadWideningPass(PassRegistry &)
FunctionPass * createHexagonOptAddrMode()
void initializeHexagonCopyToCombinePass(PassRegistry &)
void initializeHexagonEarlyIfConversionPass(PassRegistry &)
FunctionPass * createHexagonGenMemAbsolute()
void initializeHexagonLoopIdiomRecognizeLegacyPassPass(PassRegistry &)
LLVM_ABI char & VirtRegRewriterID
VirtRegRewriter pass.
FunctionPass * createHexagonSplitDoubleRegs()
void initializeHexagonOptimizeSZextendsPass(PassRegistry &)
void initializeHexagonBitSimplifyPass(PassRegistry &)
LLVM_ABI char & IfConverterID
IfConverter - This pass performs machine code if conversion.
void initializeHexagonConstPropagationPass(PassRegistry &)
LLVM_ABI FunctionPass * createAtomicExpandLegacyPass()
AtomicExpandPass - At IR level this pass replace atomic instructions with __atomic_* library calls,...
void initializeHexagonGenInsertPass(PassRegistry &)
BumpPtrAllocatorImpl<> BumpPtrAllocator
The standard BumpPtrAllocator which just uses the default template parameters.
Definition Allocator.h:383
void initializeHexagonConstExtendersPass(PassRegistry &)
FunctionPass * createHexagonStoreWidening()
LLVM_ABI std::unique_ptr< ScheduleDAGMutation > createCopyConstrainDAGMutation(const TargetInstrInfo *TII, const TargetRegisterInfo *TRI)
void initializeHexagonLoopAlignPass(PassRegistry &)
void initializeHexagonHardwareLoopsPass(PassRegistry &)
char & HexagonCopyHoistingID
void initializeHexagonQFPOptimizerPass(PassRegistry &)
FunctionPass * createHexagonRDFOpt()
LLVM_ABI FunctionPass * createInstSimplifyLegacyPass()
void initializeHexagonVExtractPass(PassRegistry &)
Implement std::hash so that hash_code can be used in STL containers.
Definition BitVector.h:870
Hexagon Vector Loop Carried Reuse Pass.
MachineFunctionInfo - This class can be derived from and used by targets to hold private target-speci...
static FuncInfoTy * create(BumpPtrAllocator &Allocator, const Function &F, const SubtargetTy *STI)
Factory function: default behavior is to call new using the supplied allocator.
MachineSchedContext provides enough context from the MachineScheduler pass for the target to instanti...
RegisterTargetMachine - Helper template for registering a target machine implementation,...