LLVM 22.0.0git
NVPTXTargetMachine.cpp
Go to the documentation of this file.
1//===-- NVPTXTargetMachine.cpp - Define TargetMachine for NVPTX -----------===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8//
9// Top-level implementation for the NVPTX target.
10//
11//===----------------------------------------------------------------------===//
12
13#include "NVPTXTargetMachine.h"
14#include "NVPTX.h"
15#include "NVPTXAliasAnalysis.h"
16#include "NVPTXAllocaHoisting.h"
17#include "NVPTXAtomicLower.h"
26#include "llvm/CodeGen/Passes.h"
28#include "llvm/IR/IntrinsicsNVPTX.h"
30#include "llvm/Pass.h"
41#include <cassert>
42#include <optional>
43#include <string>
44
45using namespace llvm;
46
47// LSV is still relatively new; this switch lets us turn it off in case we
48// encounter (or suspect) a bug.
49static cl::opt<bool>
50 DisableLoadStoreVectorizer("disable-nvptx-load-store-vectorizer",
51 cl::desc("Disable load/store vectorizer"),
52 cl::init(false), cl::Hidden);
53
54// TODO: Remove this flag when we are confident with no regressions.
56 "disable-nvptx-require-structured-cfg",
57 cl::desc("Transitional flag to turn off NVPTX's requirement on preserving "
58 "structured CFG. The requirement should be disabled only when "
59 "unexpected regressions happen."),
60 cl::init(false), cl::Hidden);
61
63 "nvptx-short-ptr",
65 "Use 32-bit pointers for accessing const/local/shared address spaces."),
66 cl::init(false), cl::Hidden);
67
68// byval arguments in NVPTX are special. We're only allowed to read from them
69// using a special instruction, and if we ever need to write to them or take an
70// address, we must make a local copy and use it, instead.
71//
72// The problem is that local copies are very expensive, and we create them very
73// late in the compilation pipeline, so LLVM does not have much of a chance to
74// eliminate them, if they turn out to be unnecessary.
75//
76// One way around that is to create such copies early on, and let them percolate
77// through the optimizations. The copying itself will never trigger creation of
78// another copy later on, as the reads are allowed. If LLVM can eliminate it,
79// it's a win. It the full optimization pipeline can't remove the copy, that's
80// as good as it gets in terms of the effort we could've done, and it's
81// certainly a much better effort than what we do now.
82//
83// This early injection of the copies has potential to create undesireable
84// side-effects, so it's disabled by default, for now, until it sees more
85// testing.
87 "nvptx-early-byval-copy",
88 cl::desc("Create a copy of byval function arguments early."),
89 cl::init(false), cl::Hidden);
90
120
122 StringRef CPU, StringRef FS,
123 const TargetOptions &Options,
124 std::optional<Reloc::Model> RM,
125 std::optional<CodeModel::Model> CM,
126 CodeGenOptLevel OL, bool is64bit)
127 // The pic relocation model is used regardless of what the client has
128 // specified, as it is the only relocation model currently supported.
130 T, TT.computeDataLayout(UseShortPointersOpt ? "shortptr" : ""), TT,
131 CPU, FS, Options, Reloc::PIC_,
132 getEffectiveCodeModel(CM, CodeModel::Small), OL),
133 is64bit(is64bit), TLOF(std::make_unique<NVPTXTargetObjectFile>()),
134 Subtarget(TT, std::string(CPU), std::string(FS), *this),
135 StrPool(StrAlloc) {
136 if (TT.getOS() == Triple::NVCL)
137 drvInterface = NVPTX::NVCL;
138 else
139 drvInterface = NVPTX::CUDA;
142 initAsmInfo();
143}
144
146
147void NVPTXTargetMachine32::anchor() {}
148
150 StringRef CPU, StringRef FS,
151 const TargetOptions &Options,
152 std::optional<Reloc::Model> RM,
153 std::optional<CodeModel::Model> CM,
154 CodeGenOptLevel OL, bool JIT)
155 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
156
157void NVPTXTargetMachine64::anchor() {}
158
160 StringRef CPU, StringRef FS,
161 const TargetOptions &Options,
162 std::optional<Reloc::Model> RM,
163 std::optional<CodeModel::Model> CM,
164 CodeGenOptLevel OL, bool JIT)
165 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
166
167namespace {
168
169class NVPTXPassConfig : public TargetPassConfig {
170public:
171 NVPTXPassConfig(NVPTXTargetMachine &TM, PassManagerBase &PM)
172 : TargetPassConfig(TM, PM) {}
173
174 NVPTXTargetMachine &getNVPTXTargetMachine() const {
176 }
177
178 void addIRPasses() override;
179 bool addInstSelector() override;
180 void addPreRegAlloc() override;
181 void addPostRegAlloc() override;
182 void addMachineSSAOptimization() override;
183
184 FunctionPass *createTargetRegisterAllocator(bool) override;
185 void addFastRegAlloc() override;
186 void addOptimizedRegAlloc() override;
187
188 bool addRegAssignAndRewriteFast() override {
189 llvm_unreachable("should not be used");
190 }
191
192 bool addRegAssignAndRewriteOptimized() override {
193 llvm_unreachable("should not be used");
194 }
195
196private:
197 // If the opt level is aggressive, add GVN; otherwise, add EarlyCSE. This
198 // function is only called in opt mode.
199 void addEarlyCSEOrGVNPass();
200
201 // Add passes that propagate special memory spaces.
202 void addAddressSpaceInferencePasses();
203
204 // Add passes that perform straight-line scalar optimizations.
205 void addStraightLineScalarOptimizationPasses();
206};
207
208} // end anonymous namespace
209
211 return new NVPTXPassConfig(*this, PM);
212}
213
220
224
226#define GET_PASS_REGISTRY "NVPTXPassRegistry.def"
228
229 PB.registerPipelineStartEPCallback(
230 [this](ModulePassManager &PM, OptimizationLevel Level) {
231 // We do not want to fold out calls to nvvm.reflect early if the user
232 // has not provided a target architecture just yet.
233 if (Subtarget.hasTargetName())
234 PM.addPass(NVVMReflectPass(Subtarget.getSmVersion()));
235
237 // Note: NVVMIntrRangePass was causing numerical discrepancies at one
238 // point, if issues crop up, consider disabling.
242 PM.addPass(createModuleToFunctionPassAdaptor(std::move(FPM)));
243 });
244
245 if (!NoKernelInfoEndLTO) {
246 PB.registerFullLinkTimeOptimizationLastEPCallback(
247 [this](ModulePassManager &PM, OptimizationLevel Level) {
249 FPM.addPass(KernelInfoPrinter(this));
250 PM.addPass(createModuleToFunctionPassAdaptor(std::move(FPM)));
251 });
252 }
253}
254
257 return TargetTransformInfo(std::make_unique<NVPTXTTIImpl>(this, F));
258}
259
260std::pair<const Value *, unsigned>
262 if (auto *II = dyn_cast<IntrinsicInst>(V)) {
263 switch (II->getIntrinsicID()) {
264 case Intrinsic::nvvm_isspacep_const:
265 return std::make_pair(II->getArgOperand(0), llvm::ADDRESS_SPACE_CONST);
266 case Intrinsic::nvvm_isspacep_global:
267 return std::make_pair(II->getArgOperand(0), llvm::ADDRESS_SPACE_GLOBAL);
268 case Intrinsic::nvvm_isspacep_local:
269 return std::make_pair(II->getArgOperand(0), llvm::ADDRESS_SPACE_LOCAL);
270 case Intrinsic::nvvm_isspacep_shared:
271 return std::make_pair(II->getArgOperand(0), llvm::ADDRESS_SPACE_SHARED);
272 case Intrinsic::nvvm_isspacep_shared_cluster:
273 return std::make_pair(II->getArgOperand(0),
275 default:
276 break;
277 }
278 }
279 return std::make_pair(nullptr, -1);
280}
281
282void NVPTXPassConfig::addEarlyCSEOrGVNPass() {
283 if (getOptLevel() == CodeGenOptLevel::Aggressive)
284 addPass(createGVNPass());
285 else
286 addPass(createEarlyCSEPass());
287}
288
289void NVPTXPassConfig::addAddressSpaceInferencePasses() {
290 // NVPTXLowerArgs emits alloca for byval parameters which can often
291 // be eliminated by SROA.
292 addPass(createSROAPass());
294 // TODO: Consider running InferAddressSpaces during opt, earlier in the
295 // compilation flow.
298}
299
300void NVPTXPassConfig::addStraightLineScalarOptimizationPasses() {
303 // ReassociateGEPs exposes more opportunites for SLSR. See
304 // the example in reassociate-geps-and-slsr.ll.
306 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
307 // EarlyCSE can reuse. GVN generates significantly better code than EarlyCSE
308 // for some of our benchmarks.
309 addEarlyCSEOrGVNPass();
310 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
311 addPass(createNaryReassociatePass());
312 // NaryReassociate on GEPs creates redundant common expressions, so run
313 // EarlyCSE after it.
314 addPass(createEarlyCSEPass());
315}
316
317void NVPTXPassConfig::addIRPasses() {
318 // The following passes are known to not play well with virtual regs hanging
319 // around after register allocation (which in our case, is *all* registers).
320 // We explicitly disable them here. We do, however, need some functionality
321 // of the PrologEpilogCodeInserter pass, so we emulate that behavior in the
322 // NVPTXPrologEpilog pass (see NVPTXPrologEpilogPass.cpp).
323 disablePass(&PrologEpilogCodeInserterID);
324 disablePass(&MachineLateInstrsCleanupID);
325 disablePass(&MachineCopyPropagationID);
326 disablePass(&TailDuplicateLegacyID);
327 disablePass(&StackMapLivenessID);
328 disablePass(&PostRAMachineSinkingID);
329 disablePass(&PostRASchedulerID);
330 disablePass(&FuncletLayoutID);
331 disablePass(&PatchableFunctionID);
332 disablePass(&ShrinkWrapID);
333 disablePass(&RemoveLoadsIntoFakeUsesID);
334
335 addPass(createNVPTXAAWrapperPass());
337
338 // NVVMReflectPass is added in addEarlyAsPossiblePasses, so hopefully running
339 // it here does nothing. But since we need it for correctness when lowering
340 // to NVPTX, run it here too, in case whoever built our pass pipeline didn't
341 // call addEarlyAsPossiblePasses.
343 addPass(createNVVMReflectPass(ST.getSmVersion()));
344
345 if (getOptLevel() != CodeGenOptLevel::None)
349
350 // NVPTXLowerArgs is required for correctness and should be run right
351 // before the address space inference passes.
352 addPass(createNVPTXLowerArgsPass());
353 if (getOptLevel() != CodeGenOptLevel::None) {
354 addAddressSpaceInferencePasses();
355 addStraightLineScalarOptimizationPasses();
356 }
357
361
362 // === LSR and other generic IR passes ===
364 // EarlyCSE is not always strong enough to clean up what LSR produces. For
365 // example, GVN can combine
366 //
367 // %0 = add %a, %b
368 // %1 = add %b, %a
369 //
370 // and
371 //
372 // %0 = shl nsw %a, 2
373 // %1 = shl %a, 2
374 //
375 // but EarlyCSE can do neither of them.
376 if (getOptLevel() != CodeGenOptLevel::None) {
377 addEarlyCSEOrGVNPass();
380 addPass(createSROAPass());
382 }
383
384 if (ST.hasPTXASUnreachableBug()) {
385 // Run LowerUnreachable to WAR a ptxas bug. See the commit description of
386 // 1ee4d880e8760256c606fe55b7af85a4f70d006d for more details.
387 const auto &Options = getNVPTXTargetMachine().Options;
388 addPass(createNVPTXLowerUnreachablePass(Options.TrapUnreachable,
389 Options.NoTrapAfterNoreturn));
390 }
391}
392
393bool NVPTXPassConfig::addInstSelector() {
394 addPass(createLowerAggrCopies());
395 addPass(createAllocaHoisting());
396 addPass(createNVPTXISelDag(getNVPTXTargetMachine(), getOptLevel()));
398
399 return false;
400}
401
402void NVPTXPassConfig::addPreRegAlloc() {
404 // Remove Proxy Register pseudo instructions used to keep `callseq_end` alive.
406}
407
408void NVPTXPassConfig::addPostRegAlloc() {
410 if (getOptLevel() != CodeGenOptLevel::None) {
411 // NVPTXPrologEpilogPass calculates frame object offset and replace frame
412 // index with VRFrame register. NVPTXPeephole need to be run after that and
413 // will replace VRFrame with VRFrameLocal when possible.
414 addPass(createNVPTXPeephole());
415 }
416}
417
418FunctionPass *NVPTXPassConfig::createTargetRegisterAllocator(bool) {
419 return nullptr; // No reg alloc
420}
421
422void NVPTXPassConfig::addFastRegAlloc() {
423 addPass(&PHIEliminationID);
425}
426
427void NVPTXPassConfig::addOptimizedRegAlloc() {
428 addPass(&ProcessImplicitDefsID);
429 addPass(&LiveVariablesID);
430 addPass(&MachineLoopInfoID);
431 addPass(&PHIEliminationID);
432
434 addPass(&RegisterCoalescerID);
435
436 // PreRA instruction scheduling.
437 if (addPass(&MachineSchedulerID))
438 printAndVerify("After Machine Scheduling");
439
440 addPass(&StackSlotColoringID);
441
442 // FIXME: Needs physical registers
443 // addPass(&MachineLICMID);
444
445 printAndVerify("After StackSlotColoring");
446}
447
448void NVPTXPassConfig::addMachineSSAOptimization() {
449 // Pre-ra tail duplication.
450 if (addPass(&EarlyTailDuplicateLegacyID))
451 printAndVerify("After Pre-RegAlloc TailDuplicate");
452
453 // Optimize PHIs before DCE: removing dead PHI cycles may make more
454 // instructions dead.
455 addPass(&OptimizePHIsLegacyID);
456
457 // This pass merges large allocas. StackSlotColoring is a different pass
458 // which merges spill slots.
459 addPass(&StackColoringLegacyID);
460
461 // If the target requests it, assign local variables to stack slots relative
462 // to one another and simplify frame index references where possible.
464
465 // With optimization, dead code should already be eliminated. However
466 // there is one known exception: lowered code for arguments that are only
467 // used by tail calls, where the tail calls reuse the incoming stack
468 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
470 printAndVerify("After codegen DCE pass");
471
472 // Allow targets to insert passes that improve instruction level parallelism,
473 // like if-conversion. Such passes will typically need dominator trees and
474 // loop info, just like LICM and CSE below.
475 if (addILPOpts())
476 printAndVerify("After ILP optimizations");
477
478 addPass(&EarlyMachineLICMID);
479 addPass(&MachineCSELegacyID);
480
481 addPass(&MachineSinkingLegacyID);
482 printAndVerify("After Machine LICM, CSE and Sinking passes");
483
485 printAndVerify("After codegen peephole optimization pass");
486}
#define LLVM_ABI
Definition Compiler.h:213
#define LLVM_EXTERNAL_VISIBILITY
Definition Compiler.h:132
This file provides the interface for LLVM's Global Value Numbering pass which eliminates fully redund...
static LVOptions Options
Definition LVOptions.cpp:25
#define F(x, y, z)
Definition MD5.cpp:55
#define T
This is the NVPTX address space based alias analysis pass.
static cl::opt< bool > DisableLoadStoreVectorizer("disable-nvptx-load-store-vectorizer", cl::desc("Disable load/store vectorizer"), cl::init(false), cl::Hidden)
static cl::opt< bool > DisableRequireStructuredCFG("disable-nvptx-require-structured-cfg", cl::desc("Transitional flag to turn off NVPTX's requirement on preserving " "structured CFG. The requirement should be disabled only when " "unexpected regressions happen."), cl::init(false), cl::Hidden)
static cl::opt< bool > UseShortPointersOpt("nvptx-short-ptr", cl::desc("Use 32-bit pointers for accessing const/local/shared address spaces."), cl::init(false), cl::Hidden)
static cl::opt< bool > EarlyByValArgsCopy("nvptx-early-byval-copy", cl::desc("Create a copy of byval function arguments early."), cl::init(false), cl::Hidden)
LLVM_ABI LLVM_EXTERNAL_VISIBILITY void LLVMInitializeNVPTXTarget()
This file a TargetTransformInfoImplBase conforming object specific to the NVPTX target machine.
uint64_t IntrinsicInst * II
if(PassOpts->AAPipeline)
PassBuilder PB(Machine, PassOpts->PTO, std::nullopt, &PIC)
const GCNTargetMachine & getTM(const GCNSubtarget *STI)
static TableGen::Emitter::Opt Y("gen-skeleton-entry", EmitSkeleton, "Generate example skeleton entry")
static TableGen::Emitter::OptClass< SkeletonEmitter > X("gen-skeleton-class", "Generate example skeleton class")
Target-Independent Code Generator Pass Configuration Options pass.
This pass exposes codegen information to IR-level passes.
A manager for alias analyses.
void registerFunctionAnalysis()
Register a specific AA result.
CodeGenTargetMachineImpl(const Target &T, StringRef DataLayoutString, const Triple &TT, StringRef CPU, StringRef FS, const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM, CodeGenOptLevel OL)
FunctionPass class - This class is used to implement most global optimizations.
Definition Pass.h:314
const TargetSubtargetInfo * getSubtargetImpl(const Function &) const override
Virtual method implemented by subclasses that returns a reference to that target's TargetSubtargetInf...
Analysis pass providing a never-invalidated alias analysis result.
NVPTXTargetMachine32(const Target &T, const Triple &TT, StringRef CPU, StringRef FS, const TargetOptions &Options, std::optional< Reloc::Model > RM, std::optional< CodeModel::Model > CM, CodeGenOptLevel OL, bool JIT)
NVPTXTargetMachine64(const Target &T, const Triple &TT, StringRef CPU, StringRef FS, const TargetOptions &Options, std::optional< Reloc::Model > RM, std::optional< CodeModel::Model > CM, CodeGenOptLevel OL, bool JIT)
TargetTransformInfo getTargetTransformInfo(const Function &F) const override
Get a TargetTransformInfo implementation for the target.
std::pair< const Value *, unsigned > getPredicatedAddrSpace(const Value *V) const override
If the specified predicate checks whether a generic pointer falls within a specified address space,...
void registerPassBuilderCallbacks(PassBuilder &PB) override
Allow the target to modify the pass pipeline.
void registerEarlyDefaultAliasAnalyses(AAManager &AAM) override
Allow the target to register early alias analyses (AA before BasicAA) with the AAManager for use with...
~NVPTXTargetMachine() override
NVPTXTargetMachine(const Target &T, const Triple &TT, StringRef CPU, StringRef FS, const TargetOptions &Options, std::optional< Reloc::Model > RM, std::optional< CodeModel::Model > CM, CodeGenOptLevel OP, bool is64bit)
MachineFunctionInfo * createMachineFunctionInfo(BumpPtrAllocator &Allocator, const Function &F, const TargetSubtargetInfo *STI) const override
Create the target's instance of MachineFunctionInfo.
TargetPassConfig * createPassConfig(PassManagerBase &PM) override
Create a pass configuration object to be used by addPassToEmitX methods for generating a pipeline of ...
This class provides access to building LLVM's passes.
LLVM_ATTRIBUTE_MINSIZE std::enable_if_t<!std::is_same_v< PassT, PassManager > > addPass(PassT &&Pass)
PassRegistry - This class manages the registration and intitialization of the pass subsystem as appli...
static LLVM_ABI PassRegistry * getPassRegistry()
getPassRegistry - Access the global registry object, which is automatically initialized at applicatio...
StringRef - Represent a constant reference to a string, i.e.
Definition StringRef.h:55
void setRequiresStructuredCFG(bool Value)
std::unique_ptr< const MCSubtargetInfo > STI
TargetOptions Options
Target-Independent Code Generator Pass Configuration Options.
virtual void addIRPasses()
Add common target configurable passes that perform LLVM IR to IR transforms following machine indepen...
TargetSubtargetInfo - Generic base class for all target subtargets.
This pass provides access to the codegen interfaces that are needed for IR-level transformations.
Target - Wrapper for Target specific information.
Triple - Helper class for working with autoconf configuration names.
Definition Triple.h:47
LLVM Value Representation.
Definition Value.h:75
PassManagerBase - An abstract interface to allow code to add passes to a pass manager without having ...
Interfaces for registering analysis passes, producing common pass manager configurations,...
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
LLVM_ABI llvm::cl::opt< bool > NoKernelInfoEndLTO
This file defines the TargetMachine class.
initializer< Ty > init(const Ty &Val)
This is an optimization pass for GlobalISel generic memory operations.
void initializeNVPTXLowerAllocaPass(PassRegistry &)
LLVM_ABI char & EarlyMachineLICMID
This pass performs loop invariant code motion on machine instructions.
ModulePass * createNVPTXAssignValidGlobalNamesPass()
void initializeNVPTXPrologEpilogPassPass(PassRegistry &)
MachineFunctionPass * createNVPTXReplaceImageHandlesPass()
FunctionPass * createNVPTXLowerUnreachablePass(bool TrapUnreachable, bool NoTrapAfterNoreturn)
void initializeNVPTXAssignValidGlobalNamesPass(PassRegistry &)
ModulePass * createExpandVariadicsPass(ExpandVariadicsMode)
LLVM_ABI char & RegisterCoalescerID
RegisterCoalescer - This pass merges live ranges to eliminate copies.
decltype(auto) dyn_cast(const From &Val)
dyn_cast<X> - Return the argument parameter cast to the specified type.
Definition Casting.h:649
ModuleToFunctionPassAdaptor createModuleToFunctionPassAdaptor(FunctionPassT &&Pass, bool EagerlyInvalidate=false)
A function to deduce a function pass type and wrap it in the templated adaptor.
ModulePass * createGenericToNVVMLegacyPass()
void initializeNVPTXLowerAggrCopiesPass(PassRegistry &)
void initializeNVPTXExternalAAWrapperPass(PassRegistry &)
MachineFunctionPass * createNVPTXPrologEpilogPass()
MachineFunctionPass * createNVPTXProxyRegErasurePass()
LLVM_ABI char & TailDuplicateLegacyID
TailDuplicate - Duplicate blocks with unconditional branches into tails of their predecessors.
LLVM_ABI Pass * createLoadStoreVectorizerPass()
Create a legacy pass manager instance of the LoadStoreVectorizer pass.
LLVM_ABI FunctionPass * createNaryReassociatePass()
LLVM_ABI char & PatchableFunctionID
This pass implements the "patchable-function" attribute.
ImmutablePass * createNVPTXExternalAAWrapperPass()
void initializeNVPTXLowerArgsLegacyPassPass(PassRegistry &)
LLVM_ABI char & PostRASchedulerID
PostRAScheduler - This pass performs post register allocation scheduling.
LLVM_ABI char & RemoveLoadsIntoFakeUsesID
RemoveLoadsIntoFakeUses pass.
MachineFunctionPass * createNVPTXPeephole()
LLVM_ABI char & MachineSchedulerID
MachineScheduler - This pass schedules machine instructions.
LLVM_ABI char & PeepholeOptimizerLegacyID
PeepholeOptimizer - This pass performs peephole optimizations - like extension and comparison elimina...
FunctionPass * createNVPTXISelDag(NVPTXTargetMachine &TM, llvm::CodeGenOptLevel OptLevel)
createNVPTXISelDag - This pass converts a legalized DAG into a NVPTX-specific DAG,...
LLVM_ABI char & PrologEpilogCodeInserterID
PrologEpilogCodeInserter - This pass inserts prolog and epilog code, and eliminates abstract frame re...
void initializeGenericToNVVMLegacyPassPass(PassRegistry &)
void initializeNVPTXPeepholePass(PassRegistry &)
void initializeNVPTXCtorDtorLoweringLegacyPass(PassRegistry &)
void initializeNVPTXLowerUnreachablePass(PassRegistry &)
FunctionPass * createNVPTXTagInvariantLoadsPass()
LLVM_ABI char & MachineLoopInfoID
MachineLoopInfo - This pass is a loop analysis pass.
void initializeNVVMReflectLegacyPassPass(PassRegistry &)
FunctionPass * createNVPTXLowerArgsPass()
CodeModel::Model getEffectiveCodeModel(std::optional< CodeModel::Model > CM, CodeModel::Model Default)
Helper method for getting the code model, returning Default if CM does not have a value.
LLVM_ABI char & ShrinkWrapID
ShrinkWrap pass. Look for the best place to insert save and restore.
LLVM_ABI char & MachineLateInstrsCleanupID
MachineLateInstrsCleanup - This pass removes redundant identical instructions after register allocati...
void initializeNVPTXAAWrapperPassPass(PassRegistry &)
FunctionPass * createNVPTXImageOptimizerPass()
FunctionPass * createNVPTXLowerAllocaPass()
MachineFunctionPass * createNVPTXForwardParamsPass()
PassManager< Module > ModulePassManager
Convenience typedef for a pass manager over modules.
LLVM_ABI char & OptimizePHIsLegacyID
OptimizePHIs - This pass optimizes machine instruction PHIs to take advantage of opportunities create...
LLVM_ABI FunctionPass * createSpeculativeExecutionPass()
LLVM_ABI char & StackMapLivenessID
StackMapLiveness - This pass analyses the register live-out set of stackmap/patchpoint intrinsics and...
LLVM_ABI char & FuncletLayoutID
This pass lays out funclets contiguously.
FunctionPass * createAllocaHoisting()
void initializeNVVMIntrRangePass(PassRegistry &)
LLVM_ABI char & PostRAMachineSinkingID
This pass perform post-ra machine sink for COPY instructions.
BumpPtrAllocatorImpl BumpPtrAllocator
The standard BumpPtrAllocator which just uses the default template parameters.
Definition Allocator.h:383
CodeGenOptLevel
Code generation optimization level.
Definition CodeGen.h:82
LLVM_ABI char & StackSlotColoringID
StackSlotColoring - This pass performs stack slot coloring.
void initializeNVPTXAsmPrinterPass(PassRegistry &)
LLVM_ABI FunctionPass * createSeparateConstOffsetFromGEPPass(bool LowerGEP=false)
FunctionPass * createLowerAggrCopies()
LLVM_ABI char & ProcessImplicitDefsID
ProcessImpicitDefs pass - This pass removes IMPLICIT_DEFs.
void initializeNVPTXTagInvariantLoadLegacyPassPass(PassRegistry &)
LLVM_ABI FunctionPass * createGVNPass()
Create a legacy GVN pass.
Definition GVN.cpp:3449
FunctionPass * createNVPTXAtomicLowerPass()
ModulePass * createNVPTXCtorDtorLoweringLegacyPass()
LLVM_ABI char & MachineCSELegacyID
MachineCSE - This pass performs global CSE on machine instructions.
PassManager< Function > FunctionPassManager
Convenience typedef for a pass manager over functions.
LLVM_ABI char & LiveVariablesID
LiveVariables pass - This pass computes the set of blocks in which each variable is life and sets mac...
LLVM_ABI char & EarlyTailDuplicateLegacyID
Duplicate blocks with unconditional branches into tails of their predecessors.
void initializeNVPTXAllocaHoistingPass(PassRegistry &)
Target & getTheNVPTXTarget64()
LLVM_ABI char & StackColoringLegacyID
StackSlotColoring - This pass performs stack coloring and merging.
LLVM_ABI FunctionPass * createInferAddressSpacesPass(unsigned AddressSpace=~0u)
void initializeNVPTXProxyRegErasurePass(PassRegistry &)
ImmutablePass * createNVPTXAAWrapperPass()
LLVM_ABI char & MachineSinkingLegacyID
MachineSinking - This pass performs sinking on machine instructions.
ModulePass * createNVVMReflectPass(unsigned int SmVersion)
LLVM_ABI char & TwoAddressInstructionPassID
TwoAddressInstruction - This pass reduces two-address instructions to use two operands.
LLVM_ABI FunctionPass * createAtomicExpandLegacyPass()
AtomicExpandPass - At IR level this pass replace atomic instructions with __atomic_* library calls,...
LLVM_ABI char & LocalStackSlotAllocationID
LocalStackSlotAllocation - This pass assigns local frame indices to stack slots relative to one anoth...
LLVM_ABI FunctionPass * createStraightLineStrengthReducePass()
LLVM_ABI FunctionPass * createEarlyCSEPass(bool UseMemorySSA=false)
LLVM_ABI char & PHIEliminationID
PHIElimination - This pass eliminates machine instruction PHI nodes by inserting copy instructions.
LLVM_ABI FunctionPass * createSROAPass(bool PreserveCFG=true)
Definition SROA.cpp:5805
void initializeNVPTXAtomicLowerPass(PassRegistry &)
void initializeNVPTXForwardParamsPassPass(PassRegistry &)
LLVM_ABI char & MachineCopyPropagationID
MachineCopyPropagation - This pass performs copy propagation on machine instructions.
LLVM_ABI char & DeadMachineInstructionElimID
DeadMachineInstructionElim - This pass removes dead machine instructions.
Target & getTheNVPTXTarget32()
void initializeNVPTXDAGToDAGISelLegacyPass(PassRegistry &)
Implement std::hash so that hash_code can be used in STL containers.
Definition BitVector.h:851
MachineFunctionInfo - This class can be derived from and used by targets to hold private target-speci...
static FuncInfoTy * create(BumpPtrAllocator &Allocator, const Function &F, const SubtargetTy *STI)
Factory function: default behavior is to call new using the supplied allocator.
RegisterTargetMachine - Helper template for registering a target machine implementation,...