20#include "llvm/IR/IntrinsicsSPIRV.h"
25#define DEBUG_TYPE "spirv-builtins"
29#define GET_BuiltinGroup_DECL
30#include "SPIRVGenTables.inc"
34 InstructionSet::InstructionSet
Set;
40#define GET_DemangledBuiltins_DECL
41#define GET_DemangledBuiltins_IMPL
63 InstructionSet::InstructionSet
Set;
67#define GET_NativeBuiltins_DECL
68#define GET_NativeBuiltins_IMPL
86#define GET_GroupBuiltins_DECL
87#define GET_GroupBuiltins_IMPL
97#define GET_IntelSubgroupsBuiltins_DECL
98#define GET_IntelSubgroupsBuiltins_IMPL
105#define GET_AtomicFloatingBuiltins_DECL
106#define GET_AtomicFloatingBuiltins_IMPL
113#define GET_GroupUniformBuiltins_DECL
114#define GET_GroupUniformBuiltins_IMPL
118 InstructionSet::InstructionSet
Set;
123#define GET_GetBuiltins_DECL
124#define GET_GetBuiltins_IMPL
128 InstructionSet::InstructionSet
Set;
132#define GET_ImageQueryBuiltins_DECL
133#define GET_ImageQueryBuiltins_IMPL
141#define GET_IntegerDotProductBuiltins_DECL
142#define GET_IntegerDotProductBuiltins_IMPL
146 InstructionSet::InstructionSet
Set;
157 InstructionSet::InstructionSet
Set;
165#define GET_ConvertBuiltins_DECL
166#define GET_ConvertBuiltins_IMPL
168using namespace InstructionSet;
169#define GET_VectorLoadStoreBuiltins_DECL
170#define GET_VectorLoadStoreBuiltins_IMPL
172#define GET_CLMemoryScope_DECL
173#define GET_CLSamplerAddressingMode_DECL
174#define GET_CLMemoryFenceFlags_DECL
175#define GET_ExtendedBuiltins_DECL
176#include "SPIRVGenTables.inc"
188 StringRef PassPrefix =
"(anonymous namespace)::";
189 std::string BuiltinName;
192 BuiltinName = DemangledCall.
substr(PassPrefix.
size());
194 BuiltinName = DemangledCall;
197 BuiltinName = BuiltinName.
substr(0, BuiltinName.find(
'('));
200 if (BuiltinName.rfind(
"__spirv_ocl_", 0) == 0)
201 BuiltinName = BuiltinName.
substr(12);
206 std::size_t Pos1 = BuiltinName.
rfind(
'<');
207 if (Pos1 != std::string::npos && BuiltinName.back() ==
'>') {
208 std::size_t Pos2 = BuiltinName.rfind(
' ', Pos1);
209 if (Pos2 == std::string::npos)
213 BuiltinName = BuiltinName.substr(Pos2, Pos1 - Pos2);
214 BuiltinName = BuiltinName.substr(BuiltinName.find_last_of(
' ') + 1);
241 static const std::regex SpvWithR(
242 "(__spirv_(ImageSampleExplicitLod|ImageRead|ImageWrite|ImageQuerySizeLod|"
244 "SDotKHR|SUDotKHR|SDotAccSatKHR|UDotAccSatKHR|SUDotAccSatKHR|"
245 "ReadClockKHR|SubgroupBlockReadINTEL|SubgroupImageBlockReadINTEL|"
246 "SubgroupImageMediaBlockReadINTEL|SubgroupImageMediaBlockWriteINTEL|"
248 "UConvert|SConvert|FConvert|SatConvert)[^_]*)(_R[^_]*_?(\\w+)?.*)?");
250 if (std::regex_match(BuiltinName, Match, SpvWithR) && Match.size() > 1) {
251 std::ssub_match SubMatch;
252 if (DecorationId && Match.size() > 3) {
257 BuiltinName = SubMatch.str();
274static std::unique_ptr<const SPIRV::IncomingCall>
276 SPIRV::InstructionSet::InstructionSet Set,
283 DemangledCall.
slice(DemangledCall.
find(
'(') + 1, DemangledCall.
find(
')'));
284 BuiltinArgs.
split(BuiltinArgumentTypes,
',', -1,
false);
289 if ((Builtin = SPIRV::lookupBuiltin(BuiltinName, Set)))
290 return std::make_unique<SPIRV::IncomingCall>(
291 BuiltinName, Builtin, ReturnRegister, ReturnType,
Arguments);
296 if (BuiltinArgumentTypes.
size() >= 1) {
297 char FirstArgumentType = BuiltinArgumentTypes[0][0];
302 switch (FirstArgumentType) {
305 if (Set == SPIRV::InstructionSet::OpenCL_std)
307 else if (Set == SPIRV::InstructionSet::GLSL_std_450)
315 if (Set == SPIRV::InstructionSet::OpenCL_std)
317 else if (Set == SPIRV::InstructionSet::GLSL_std_450)
324 if (Set == SPIRV::InstructionSet::OpenCL_std ||
325 Set == SPIRV::InstructionSet::GLSL_std_450)
331 if (!Prefix.empty() &&
332 (Builtin = SPIRV::lookupBuiltin(Prefix + BuiltinName, Set)))
333 return std::make_unique<SPIRV::IncomingCall>(
334 BuiltinName, Builtin, ReturnRegister, ReturnType,
Arguments);
341 switch (FirstArgumentType) {
362 if (!Suffix.empty() &&
363 (Builtin = SPIRV::lookupBuiltin(BuiltinName + Suffix, Set)))
364 return std::make_unique<SPIRV::IncomingCall>(
365 BuiltinName, Builtin, ReturnRegister, ReturnType,
Arguments);
380 assert(
MI->getOpcode() == TargetOpcode::G_ADDRSPACE_CAST &&
381 MI->getOperand(1).isReg());
382 Register BitcastReg =
MI->getOperand(1).getReg();
396 assert(
DefMI->getOpcode() == TargetOpcode::G_CONSTANT &&
397 DefMI->getOperand(1).isCImm());
398 return DefMI->getOperand(1).getCImm()->getValue().getZExtValue();
410 Register ValueReg =
MI->getOperand(0).getReg();
416 assert(Ty &&
"Type is expected");
428 if (
MI->getOpcode() == TargetOpcode::G_GLOBAL_VALUE)
429 return MI->getOperand(1).getGlobal()->getType();
431 "Blocks in OpenCL C must be traceable to allocation site");
443static std::tuple<Register, SPIRVType *>
449 if (ResultType->
getOpcode() == SPIRV::OpTypeVector) {
464 return std::make_tuple(ResultRegister, BoolType);
475 if (ReturnType->getOpcode() == SPIRV::OpTypeVector) {
486 return MIRBuilder.
buildSelect(ReturnRegister, SourceRegister, TrueConst,
496 if (!DestinationReg.isValid())
501 MIRBuilder.
buildLoad(DestinationReg, PtrRegister, PtrInfo,
Align());
502 return DestinationReg;
511 const std::optional<SPIRV::LinkageType::LinkageType> &LinkageTy = {
512 SPIRV::LinkageType::Import}) {
520 VariableType, MIRBuilder, SPIRV::StorageClass::Input);
526 SPIRV::StorageClass::Input,
nullptr, isConst, LinkageTy,
533 return LoadedRegister;
543static SPIRV::MemorySemantics::MemorySemantics
546 case std::memory_order_relaxed:
547 return SPIRV::MemorySemantics::None;
548 case std::memory_order_acquire:
549 return SPIRV::MemorySemantics::Acquire;
550 case std::memory_order_release:
551 return SPIRV::MemorySemantics::Release;
552 case std::memory_order_acq_rel:
553 return SPIRV::MemorySemantics::AcquireRelease;
554 case std::memory_order_seq_cst:
555 return SPIRV::MemorySemantics::SequentiallyConsistent;
563 case SPIRV::CLMemoryScope::memory_scope_work_item:
564 return SPIRV::Scope::Invocation;
565 case SPIRV::CLMemoryScope::memory_scope_work_group:
566 return SPIRV::Scope::Workgroup;
567 case SPIRV::CLMemoryScope::memory_scope_device:
568 return SPIRV::Scope::Device;
569 case SPIRV::CLMemoryScope::memory_scope_all_svm_devices:
570 return SPIRV::Scope::CrossDevice;
571 case SPIRV::CLMemoryScope::memory_scope_sub_group:
572 return SPIRV::Scope::Subgroup;
585 SPIRV::Scope::Scope Scope,
589 if (CLScopeRegister.
isValid()) {
594 if (CLScope ==
static_cast<unsigned>(Scope)) {
595 MRI->setRegClass(CLScopeRegister, &SPIRV::iIDRegClass);
596 return CLScopeRegister;
604 if (
MRI->getRegClassOrNull(
Reg))
608 SpvType ? GR->
getRegClass(SpvType) : &SPIRV::iIDRegClass);
612 Register PtrRegister,
unsigned &Semantics,
615 if (SemanticsRegister.
isValid()) {
617 std::memory_order Order =
622 if (
static_cast<unsigned>(Order) == Semantics) {
623 MRI->setRegClass(SemanticsRegister, &SPIRV::iIDRegClass);
624 return SemanticsRegister;
637 unsigned Sz =
Call->Arguments.size() - ImmArgs.size();
638 for (
unsigned i = 0; i < Sz; ++i)
639 MIB.addUse(
Call->Arguments[i]);
648 if (
Call->isSpirvOp())
652 "Need 2 arguments for atomic init translation");
664 if (
Call->isSpirvOp())
672 Call->Arguments.size() > 1
676 if (
Call->Arguments.size() > 2) {
678 MemSemanticsReg =
Call->Arguments[2];
681 SPIRV::MemorySemantics::SequentiallyConsistent |
699 if (
Call->isSpirvOp())
707 SPIRV::MemorySemantics::SequentiallyConsistent |
722 if (
Call->isSpirvOp())
726 bool IsCmpxchg =
Call->Builtin->Name.contains(
"cmpxchg");
733 LLT DesiredLLT =
MRI->getType(Desired);
736 SPIRV::OpTypePointer);
739 assert(IsCmpxchg ? ExpectedType == SPIRV::OpTypeInt
740 : ExpectedType == SPIRV::OpTypePointer);
745 auto StorageClass =
static_cast<SPIRV::StorageClass::StorageClass
>(
753 ? SPIRV::MemorySemantics::None
754 : SPIRV::MemorySemantics::SequentiallyConsistent | MemSemStorage;
757 ? SPIRV::MemorySemantics::None
758 : SPIRV::MemorySemantics::SequentiallyConsistent | MemSemStorage;
759 if (
Call->Arguments.size() >= 4) {
761 "Need 5+ args for explicit atomic cmpxchg");
768 if (
static_cast<unsigned>(MemOrdEq) == MemSemEqual)
769 MemSemEqualReg =
Call->Arguments[3];
770 if (
static_cast<unsigned>(MemOrdNeq) == MemSemEqual)
771 MemSemUnequalReg =
Call->Arguments[4];
775 if (!MemSemUnequalReg.
isValid())
779 auto Scope = IsCmpxchg ? SPIRV::Scope::Workgroup : SPIRV::Scope::Device;
780 if (
Call->Arguments.size() >= 6) {
782 "Extra args for explicit atomic cmpxchg");
783 auto ClScope =
static_cast<SPIRV::CLMemoryScope
>(
786 if (ClScope ==
static_cast<unsigned>(Scope))
787 ScopeReg =
Call->Arguments[5];
797 Register Tmp = !IsCmpxchg ?
MRI->createGenericVirtualRegister(DesiredLLT)
798 :
Call->ReturnRegister;
799 if (!
MRI->getRegClassOrNull(Tmp))
823 if (
Call->isSpirvOp())
832 "Too many args for explicit atomic RMW");
833 ScopeRegister =
buildScopeReg(ScopeRegister, SPIRV::Scope::Workgroup,
834 MIRBuilder, GR,
MRI);
837 unsigned Semantics = SPIRV::MemorySemantics::None;
841 Semantics, MIRBuilder, GR);
845 if (
Call->ReturnType->getOpcode() == SPIRV::OpTypeFloat) {
846 if (Opcode == SPIRV::OpAtomicIAdd) {
847 Opcode = SPIRV::OpAtomicFAddEXT;
848 }
else if (Opcode == SPIRV::OpAtomicISub) {
851 Opcode = SPIRV::OpAtomicFAddEXT;
853 MRI->createGenericVirtualRegister(
MRI->getType(ValueReg));
862 ValueReg = NegValueReg;
881 "Wrong number of atomic floating-type builtin");
901 bool IsSet = Opcode == SPIRV::OpAtomicFlagTestAndSet;
903 if (
Call->isSpirvOp())
909 unsigned Semantics = SPIRV::MemorySemantics::SequentiallyConsistent;
913 Semantics, MIRBuilder, GR);
915 assert((Opcode != SPIRV::OpAtomicFlagClear ||
916 (Semantics != SPIRV::MemorySemantics::Acquire &&
917 Semantics != SPIRV::MemorySemantics::AcquireRelease)) &&
918 "Invalid memory order argument!");
941 if ((Opcode == SPIRV::OpControlBarrierArriveINTEL ||
942 Opcode == SPIRV::OpControlBarrierWaitINTEL) &&
943 !ST->canUseExtension(SPIRV::Extension::SPV_INTEL_split_barrier)) {
944 std::string DiagMsg = std::string(Builtin->
Name) +
945 ": the builtin requires the following SPIR-V "
946 "extension: SPV_INTEL_split_barrier";
950 if (
Call->isSpirvOp())
955 unsigned MemSemantics = SPIRV::MemorySemantics::None;
957 if (MemFlags & SPIRV::CLK_LOCAL_MEM_FENCE)
958 MemSemantics |= SPIRV::MemorySemantics::WorkgroupMemory;
960 if (MemFlags & SPIRV::CLK_GLOBAL_MEM_FENCE)
961 MemSemantics |= SPIRV::MemorySemantics::CrossWorkgroupMemory;
963 if (MemFlags & SPIRV::CLK_IMAGE_MEM_FENCE)
964 MemSemantics |= SPIRV::MemorySemantics::ImageMemory;
966 if (Opcode == SPIRV::OpMemoryBarrier)
970 else if (Opcode == SPIRV::OpControlBarrierArriveINTEL)
971 MemSemantics |= SPIRV::MemorySemantics::Release;
972 else if (Opcode == SPIRV::OpControlBarrierWaitINTEL)
973 MemSemantics |= SPIRV::MemorySemantics::Acquire;
975 MemSemantics |= SPIRV::MemorySemantics::SequentiallyConsistent;
978 MemFlags == MemSemantics
982 SPIRV::Scope::Scope Scope = SPIRV::Scope::Workgroup;
983 SPIRV::Scope::Scope MemScope = Scope;
984 if (
Call->Arguments.size() >= 2) {
986 ((Opcode != SPIRV::OpMemoryBarrier &&
Call->Arguments.size() == 2) ||
987 (Opcode == SPIRV::OpMemoryBarrier &&
Call->Arguments.size() == 3)) &&
988 "Extra args for explicitly scoped barrier");
989 Register ScopeArg = (Opcode == SPIRV::OpMemoryBarrier) ?
Call->Arguments[2]
990 :
Call->Arguments[1];
991 SPIRV::CLMemoryScope CLScope =
994 if (!(MemFlags & SPIRV::CLK_LOCAL_MEM_FENCE) ||
995 (Opcode == SPIRV::OpMemoryBarrier))
997 if (CLScope ==
static_cast<unsigned>(Scope))
998 ScopeReg =
Call->Arguments[1];
1005 if (Opcode != SPIRV::OpMemoryBarrier)
1007 MIB.
addUse(MemSemanticsReg);
1019 if ((Opcode == SPIRV::OpBitFieldInsert ||
1020 Opcode == SPIRV::OpBitFieldSExtract ||
1021 Opcode == SPIRV::OpBitFieldUExtract || Opcode == SPIRV::OpBitReverse) &&
1022 !ST->canUseExtension(SPIRV::Extension::SPV_KHR_bit_instructions)) {
1023 std::string DiagMsg = std::string(Builtin->
Name) +
1024 ": the builtin requires the following SPIR-V "
1025 "extension: SPV_KHR_bit_instructions";
1030 if (
Call->isSpirvOp())
1037 for (
unsigned i = 0; i <
Call->Arguments.size(); ++i)
1049 if (
Call->isSpirvOp())
1066 if (
Call->isSpirvOp())
1073 for (
unsigned i = 0; i <
Call->Arguments.size(); ++i)
1085 if (
Call->isSpirvOp())
1091 for (
unsigned i = 0; i <
Call->Arguments.size(); ++i)
1101 case SPIRV::OpCommitReadPipe:
1102 case SPIRV::OpCommitWritePipe:
1104 case SPIRV::OpGroupCommitReadPipe:
1105 case SPIRV::OpGroupCommitWritePipe:
1106 case SPIRV::OpGroupReserveReadPipePackets:
1107 case SPIRV::OpGroupReserveWritePipePackets: {
1111 MRI->setRegClass(ScopeConstReg, &SPIRV::iIDRegClass);
1115 if (Opcode == SPIRV::OpGroupReserveReadPipePackets ||
1116 Opcode == SPIRV::OpGroupReserveWritePipePackets)
1120 MIB.
addUse(ScopeConstReg);
1121 for (
unsigned int i = 0; i <
Call->Arguments.size(); ++i)
1134 case SPIRV::Dim::DIM_1D:
1135 case SPIRV::Dim::DIM_Buffer:
1137 case SPIRV::Dim::DIM_2D:
1138 case SPIRV::Dim::DIM_Cube:
1139 case SPIRV::Dim::DIM_Rect:
1141 case SPIRV::Dim::DIM_3D:
1154 return arrayed ? numComps + 1 : numComps;
1167 SPIRV::lookupExtendedBuiltin(Builtin->
Name, Builtin->
Set)->Number;
1174 if (ST.canUseExtension(SPIRV::Extension::SPV_KHR_float_controls2) &&
1175 (
Number == SPIRV::OpenCLExtInst::fmin_common ||
1176 Number == SPIRV::OpenCLExtInst::fmax_common)) {
1178 ? SPIRV::OpenCLExtInst::fmin
1179 : SPIRV::OpenCLExtInst::fmax;
1187 .
addImm(
static_cast<uint32_t>(SPIRV::InstructionSet::OpenCL_std))
1193 if (OrigNumber == SPIRV::OpenCLExtInst::fmin_common ||
1194 OrigNumber == SPIRV::OpenCLExtInst::fmax_common) {
1208 SPIRV::lookupNativeBuiltin(Builtin->
Name, Builtin->
Set)->Opcode;
1212 std::tie(CompareRegister, RelationType) =
1225 Call->ReturnType, GR);
1233 SPIRV::lookupGroupBuiltin(Builtin->
Name);
1236 if (
Call->isSpirvOp()) {
1239 if (GroupBuiltin->
Opcode ==
1240 SPIRV::OpSubgroupMatrixMultiplyAccumulateINTEL &&
1241 Call->Arguments.size() > 4)
1250 if (!
MI ||
MI->getOpcode() != TargetOpcode::G_CONSTANT)
1252 "Group Operation parameter must be an integer constant");
1253 uint64_t GrpOp =
MI->getOperand(1).getCImm()->getValue().getZExtValue();
1260 for (
unsigned i = 2; i <
Call->Arguments.size(); ++i)
1273 if (ArgInstruction->
getOpcode() == TargetOpcode::G_CONSTANT) {
1274 if (BoolRegType->
getOpcode() != SPIRV::OpTypeBool)
1278 if (BoolRegType->
getOpcode() == SPIRV::OpTypeInt) {
1280 MRI->setRegClass(Arg0, &SPIRV::iIDRegClass);
1287 }
else if (BoolRegType->
getOpcode() != SPIRV::OpTypeBool) {
1299 const bool HasBoolReturnTy =
1304 if (HasBoolReturnTy)
1305 std::tie(GroupResultRegister, GroupResultType) =
1308 auto Scope = Builtin->
Name.
starts_with(
"sub_group") ? SPIRV::Scope::Subgroup
1309 : SPIRV::Scope::Workgroup;
1313 if (GroupBuiltin->
Opcode == SPIRV::OpGroupBroadcast &&
1314 Call->Arguments.size() > 2) {
1322 if (!ElemType || ElemType->
getOpcode() != SPIRV::OpTypeInt)
1324 unsigned VecLen =
Call->Arguments.size() - 1;
1325 VecReg =
MRI->createGenericVirtualRegister(
1327 MRI->setRegClass(VecReg, &SPIRV::vIDRegClass);
1333 for (
unsigned i = 1; i <
Call->Arguments.size(); i++) {
1334 MIB.addUse(
Call->Arguments[i]);
1343 .
addDef(GroupResultRegister)
1349 if (
Call->Arguments.size() > 0) {
1350 MIB.addUse(Arg0.
isValid() ? Arg0 :
Call->Arguments[0]);
1355 for (
unsigned i = 1; i <
Call->Arguments.size(); i++)
1356 MIB.addUse(
Call->Arguments[i]);
1360 if (HasBoolReturnTy)
1362 Call->ReturnType, GR);
1373 SPIRV::lookupIntelSubgroupsBuiltin(Builtin->
Name);
1375 if (IntelSubgroups->
IsMedia &&
1376 !ST->canUseExtension(SPIRV::Extension::SPV_INTEL_media_block_io)) {
1377 std::string DiagMsg = std::string(Builtin->
Name) +
1378 ": the builtin requires the following SPIR-V "
1379 "extension: SPV_INTEL_media_block_io";
1381 }
else if (!IntelSubgroups->
IsMedia &&
1382 !ST->canUseExtension(SPIRV::Extension::SPV_INTEL_subgroups)) {
1383 std::string DiagMsg = std::string(Builtin->
Name) +
1384 ": the builtin requires the following SPIR-V "
1385 "extension: SPV_INTEL_subgroups";
1390 if (
Call->isSpirvOp()) {
1391 bool IsSet = OpCode != SPIRV::OpSubgroupBlockWriteINTEL &&
1392 OpCode != SPIRV::OpSubgroupImageBlockWriteINTEL &&
1393 OpCode != SPIRV::OpSubgroupImageMediaBlockWriteINTEL;
1399 if (IntelSubgroups->
IsBlock) {
1402 if (Arg0Type->getOpcode() == SPIRV::OpTypeImage) {
1408 case SPIRV::OpSubgroupBlockReadINTEL:
1409 OpCode = SPIRV::OpSubgroupImageBlockReadINTEL;
1411 case SPIRV::OpSubgroupBlockWriteINTEL:
1412 OpCode = SPIRV::OpSubgroupImageBlockWriteINTEL;
1435 for (
size_t i = 0; i <
Call->Arguments.size(); ++i)
1446 if (!ST->canUseExtension(
1447 SPIRV::Extension::SPV_KHR_uniform_group_instructions)) {
1448 std::string DiagMsg = std::string(Builtin->
Name) +
1449 ": the builtin requires the following SPIR-V "
1450 "extension: SPV_KHR_uniform_group_instructions";
1454 SPIRV::lookupGroupUniformBuiltin(Builtin->
Name);
1464 if (!Const || Const->getOpcode() != TargetOpcode::G_CONSTANT)
1466 "expect a constant group operation for a uniform group instruction",
1469 if (!ConstOperand.
isCImm())
1479 MIB.addUse(ValueReg);
1490 if (!ST->canUseExtension(SPIRV::Extension::SPV_KHR_shader_clock)) {
1491 std::string DiagMsg = std::string(Builtin->
Name) +
1492 ": the builtin requires the following SPIR-V "
1493 "extension: SPV_KHR_shader_clock";
1499 if (Builtin->
Name ==
"__spirv_ReadClockKHR") {
1506 SPIRV::Scope::Scope ScopeArg =
1508 .
EndsWith(
"device", SPIRV::Scope::Scope::Device)
1509 .
EndsWith(
"work_group", SPIRV::Scope::Scope::Workgroup)
1510 .
EndsWith(
"sub_group", SPIRV::Scope::Scope::Subgroup);
1551 SPIRV::BuiltIn::BuiltIn BuiltinValue,
1554 const unsigned ResultWidth =
Call->ReturnType->getOperand(1).getImm();
1565 bool IsConstantIndex =
1566 IndexInstruction->getOpcode() == TargetOpcode::G_CONSTANT;
1572 if (PointerSize != ResultWidth) {
1573 DefaultReg =
MRI->createGenericVirtualRegister(
LLT::scalar(PointerSize));
1574 MRI->setRegClass(DefaultReg, &SPIRV::iIDRegClass);
1576 MIRBuilder.
getMF());
1577 ToTruncate = DefaultReg;
1581 MIRBuilder.
buildCopy(DefaultReg, NewRegister);
1590 if (!IsConstantIndex || PointerSize != ResultWidth) {
1591 Extracted =
MRI->createGenericVirtualRegister(
LLT::scalar(PointerSize));
1592 MRI->setRegClass(Extracted, &SPIRV::iIDRegClass);
1599 ExtractInst.
addUse(LoadedVector).
addUse(IndexRegister);
1602 if (!IsConstantIndex) {
1610 MRI->setRegClass(CompareRegister, &SPIRV::iIDRegClass);
1625 if (PointerSize != ResultWidth) {
1628 MRI->setRegClass(SelectionResult, &SPIRV::iIDRegClass);
1630 MIRBuilder.
getMF());
1633 MIRBuilder.
buildSelect(SelectionResult, CompareRegister, Extracted,
1635 ToTruncate = SelectionResult;
1637 ToTruncate = Extracted;
1641 if (PointerSize != ResultWidth)
1651 SPIRV::BuiltIn::BuiltIn
Value =
1652 SPIRV::lookupGetBuiltin(Builtin->
Name, Builtin->
Set)->
Value;
1654 if (
Value == SPIRV::BuiltIn::GlobalInvocationId)
1660 if (
Call->ReturnType->getOpcode() == SPIRV::OpTypeVector)
1667 LLType,
Call->ReturnRegister);
1676 SPIRV::lookupNativeBuiltin(Builtin->
Name, Builtin->
Set)->Opcode;
1679 case SPIRV::OpStore:
1681 case SPIRV::OpAtomicLoad:
1683 case SPIRV::OpAtomicStore:
1685 case SPIRV::OpAtomicCompareExchange:
1686 case SPIRV::OpAtomicCompareExchangeWeak:
1689 case SPIRV::OpAtomicIAdd:
1690 case SPIRV::OpAtomicISub:
1691 case SPIRV::OpAtomicOr:
1692 case SPIRV::OpAtomicXor:
1693 case SPIRV::OpAtomicAnd:
1694 case SPIRV::OpAtomicExchange:
1696 case SPIRV::OpMemoryBarrier:
1698 case SPIRV::OpAtomicFlagTestAndSet:
1699 case SPIRV::OpAtomicFlagClear:
1702 if (
Call->isSpirvOp())
1714 unsigned Opcode = SPIRV::lookupAtomicFloatingBuiltin(Builtin->
Name)->Opcode;
1717 case SPIRV::OpAtomicFAddEXT:
1718 case SPIRV::OpAtomicFMinEXT:
1719 case SPIRV::OpAtomicFMaxEXT:
1732 SPIRV::lookupNativeBuiltin(Builtin->
Name, Builtin->
Set)->Opcode;
1743 SPIRV::lookupNativeBuiltin(Builtin->
Name, Builtin->
Set)->Opcode;
1745 if (Opcode == SPIRV::OpGenericCastToPtrExplicit) {
1746 SPIRV::StorageClass::StorageClass ResSC =
1757 MIRBuilder.
buildInstr(TargetOpcode::G_ADDRSPACE_CAST)
1768 if (
Call->isSpirvOp())
1773 SPIRV::OpTypeVector;
1775 uint32_t OC = IsVec ? SPIRV::OpDot : SPIRV::OpFMulS;
1776 bool IsSwapReq =
false;
1781 (ST->canUseExtension(SPIRV::Extension::SPV_KHR_integer_dot_product) ||
1785 SPIRV::lookupIntegerDotProductBuiltin(Builtin->
Name);
1795 bool IsFirstSigned = TypeStrs[0].trim()[0] !=
'u';
1796 bool IsSecondSigned = TypeStrs[1].trim()[0] !=
'u';
1798 if (
Call->BuiltinName ==
"dot") {
1799 if (IsFirstSigned && IsSecondSigned)
1801 else if (!IsFirstSigned && !IsSecondSigned)
1804 OC = SPIRV::OpSUDot;
1808 }
else if (
Call->BuiltinName ==
"dot_acc_sat") {
1809 if (IsFirstSigned && IsSecondSigned)
1810 OC = SPIRV::OpSDotAccSat;
1811 else if (!IsFirstSigned && !IsSecondSigned)
1812 OC = SPIRV::OpUDotAccSat;
1814 OC = SPIRV::OpSUDotAccSat;
1830 for (
size_t i = 2; i <
Call->Arguments.size(); ++i)
1833 for (
size_t i = 0; i <
Call->Arguments.size(); ++i)
1839 if (!IsVec && OC != SPIRV::OpFMulS)
1840 MIB.
addImm(SPIRV::PackedVectorFormat4x8Bit);
1849 SPIRV::BuiltIn::BuiltIn
Value =
1850 SPIRV::lookupGetBuiltin(Builtin->
Name, Builtin->
Set)->
Value;
1853 assert(
Call->ReturnType->getOpcode() == SPIRV::OpTypeInt);
1857 MIRBuilder,
Call->ReturnType, GR,
Value, LLType,
Call->ReturnRegister,
1858 false, std::nullopt);
1872 SPIRV::lookupNativeBuiltin(Builtin->
Name, Builtin->
Set)->Opcode;
1879 if (RetType->
getOpcode() != SPIRV::OpTypeStruct)
1881 "overflow builtins");
1885 if (!OpType1 || !OpType2 || OpType1 != OpType2)
1887 if (OpType1->
getOpcode() == SPIRV::OpTypeVector)
1889 case SPIRV::OpIAddCarryS:
1890 Opcode = SPIRV::OpIAddCarryV;
1892 case SPIRV::OpISubBorrowS:
1893 Opcode = SPIRV::OpISubBorrowV;
1898 Register ResReg =
MRI->createVirtualRegister(&SPIRV::iIDRegClass);
1900 MRI->getRegClassOrNull(
Call->Arguments[1])) {
1901 MRI->setRegClass(ResReg, DstRC);
1902 MRI->setType(ResReg,
MRI->getType(
Call->Arguments[1]));
1920 SPIRV::BuiltIn::BuiltIn
Value =
1921 SPIRV::lookupGetBuiltin(
Call->Builtin->Name,
Call->Builtin->Set)->
Value;
1922 const bool IsDefaultOne = (
Value == SPIRV::BuiltIn::GlobalSize ||
1923 Value == SPIRV::BuiltIn::NumWorkgroups ||
1924 Value == SPIRV::BuiltIn::WorkgroupSize ||
1925 Value == SPIRV::BuiltIn::EnqueuedWorkgroupSize);
1935 SPIRV::lookupImageQueryBuiltin(Builtin->
Name, Builtin->
Set)->Component;
1939 unsigned NumExpectedRetComponents =
1940 Call->ReturnType->getOpcode() == SPIRV::OpTypeVector
1941 ?
Call->ReturnType->getOperand(2).getImm()
1948 if (NumExpectedRetComponents != NumActualRetComponents) {
1949 unsigned Bitwidth =
Call->ReturnType->getOpcode() == SPIRV::OpTypeInt
1950 ?
Call->ReturnType->getOperand(1).getImm()
1957 IntTy, NumActualRetComponents, MIRBuilder,
true);
1962 IsDimBuf ? SPIRV::OpImageQuerySize : SPIRV::OpImageQuerySizeLod;
1969 if (NumExpectedRetComponents == NumActualRetComponents)
1971 if (NumExpectedRetComponents == 1) {
1973 unsigned ExtractedComposite =
1974 Component == 3 ? NumActualRetComponents - 1 : Component;
1975 assert(ExtractedComposite < NumActualRetComponents &&
1976 "Invalid composite index!");
1979 if (QueryResultType->
getOpcode() == SPIRV::OpTypeVector) {
1981 if (TypeReg != NewTypeReg &&
1983 TypeReg = NewTypeReg;
1985 MIRBuilder.
buildInstr(SPIRV::OpCompositeExtract)
1989 .
addImm(ExtractedComposite);
1990 if (NewType !=
nullptr)
1995 auto MIB = MIRBuilder.
buildInstr(SPIRV::OpVectorShuffle)
2000 for (
unsigned i = 0; i < NumExpectedRetComponents; ++i)
2001 MIB.
addImm(i < NumActualRetComponents ? i : 0xffffffff);
2009 assert(
Call->ReturnType->getOpcode() == SPIRV::OpTypeInt &&
2010 "Image samples query result must be of int type!");
2015 SPIRV::lookupNativeBuiltin(Builtin->
Name, Builtin->
Set)->Opcode;
2018 SPIRV::Dim::Dim ImageDimensionality =
static_cast<SPIRV::Dim::Dim
>(
2020 (void)ImageDimensionality;
2023 case SPIRV::OpImageQuerySamples:
2024 assert(ImageDimensionality == SPIRV::Dim::DIM_2D &&
2025 "Image must be of 2D dimensionality");
2027 case SPIRV::OpImageQueryLevels:
2028 assert((ImageDimensionality == SPIRV::Dim::DIM_1D ||
2029 ImageDimensionality == SPIRV::Dim::DIM_2D ||
2030 ImageDimensionality == SPIRV::Dim::DIM_3D ||
2031 ImageDimensionality == SPIRV::Dim::DIM_Cube) &&
2032 "Image must be of 1D/2D/3D/Cube dimensionality");
2044static SPIRV::SamplerAddressingMode::SamplerAddressingMode
2046 switch (Bitmask & SPIRV::CLK_ADDRESS_MODE_MASK) {
2047 case SPIRV::CLK_ADDRESS_CLAMP:
2048 return SPIRV::SamplerAddressingMode::Clamp;
2049 case SPIRV::CLK_ADDRESS_CLAMP_TO_EDGE:
2050 return SPIRV::SamplerAddressingMode::ClampToEdge;
2051 case SPIRV::CLK_ADDRESS_REPEAT:
2052 return SPIRV::SamplerAddressingMode::Repeat;
2053 case SPIRV::CLK_ADDRESS_MIRRORED_REPEAT:
2054 return SPIRV::SamplerAddressingMode::RepeatMirrored;
2055 case SPIRV::CLK_ADDRESS_NONE:
2056 return SPIRV::SamplerAddressingMode::None;
2063 return (Bitmask & SPIRV::CLK_NORMALIZED_COORDS_TRUE) ? 1 : 0;
2066static SPIRV::SamplerFilterMode::SamplerFilterMode
2068 if (Bitmask & SPIRV::CLK_FILTER_LINEAR)
2069 return SPIRV::SamplerFilterMode::Linear;
2070 if (Bitmask & SPIRV::CLK_FILTER_NEAREST)
2071 return SPIRV::SamplerFilterMode::Nearest;
2072 return SPIRV::SamplerFilterMode::Nearest;
2079 if (
Call->isSpirvOp())
2086 if (HasOclSampler) {
2100 Register SampledImage =
MRI->createVirtualRegister(&SPIRV::iIDRegClass);
2111 if (
Call->ReturnType->getOpcode() != SPIRV::OpTypeVector) {
2115 MRI->createGenericVirtualRegister(GR->
getRegType(TempType));
2118 MIRBuilder.
buildInstr(SPIRV::OpImageSampleExplicitLod)
2123 .
addImm(SPIRV::ImageOperand::Lod)
2125 MIRBuilder.
buildInstr(SPIRV::OpCompositeExtract)
2131 MIRBuilder.
buildInstr(SPIRV::OpImageSampleExplicitLod)
2136 .
addImm(SPIRV::ImageOperand::Lod)
2139 }
else if (HasMsaa) {
2145 .
addImm(SPIRV::ImageOperand::Sample)
2160 if (
Call->isSpirvOp())
2175 if (
Call->Builtin->Name.contains_insensitive(
2176 "__translate_sampler_initializer")) {
2183 return Sampler.isValid();
2184 }
else if (
Call->Builtin->Name.contains_insensitive(
"__spirv_SampledImage")) {
2191 Call->ReturnRegister.isValid()
2192 ?
Call->ReturnRegister
2193 :
MRI->createVirtualRegister(&SPIRV::iIDRegClass);
2200 }
else if (
Call->Builtin->Name.contains_insensitive(
2201 "__spirv_ImageSampleExplicitLod")) {
2203 std::string ReturnType = DemangledCall.
str();
2204 if (DemangledCall.
contains(
"_R")) {
2205 ReturnType = ReturnType.substr(ReturnType.find(
"_R") + 2);
2206 ReturnType = ReturnType.substr(0, ReturnType.find(
'('));
2213 std::string DiagMsg =
2214 "Unable to recognize SPIRV type name: " + ReturnType;
2217 MIRBuilder.
buildInstr(SPIRV::OpImageSampleExplicitLod)
2222 .
addImm(SPIRV::ImageOperand::Lod)
2232 Call->Arguments[1],
Call->Arguments[2]);
2240 SPIRV::OpCompositeConstructContinuedINTEL,
2241 Call->Arguments,
Call->ReturnRegister,
2251 SPIRV::lookupNativeBuiltin(Builtin->
Name, Builtin->
Set)->Opcode;
2252 bool IsSet = Opcode != SPIRV::OpCooperativeMatrixStoreKHR &&
2253 Opcode != SPIRV::OpCooperativeMatrixStoreCheckedINTEL &&
2254 Opcode != SPIRV::OpCooperativeMatrixPrefetchINTEL;
2255 unsigned ArgSz =
Call->Arguments.size();
2256 unsigned LiteralIdx = 0;
2259 case SPIRV::OpCooperativeMatrixLoadKHR:
2260 LiteralIdx = ArgSz > 3 ? 3 : 0;
2262 case SPIRV::OpCooperativeMatrixStoreKHR:
2263 LiteralIdx = ArgSz > 4 ? 4 : 0;
2265 case SPIRV::OpCooperativeMatrixLoadCheckedINTEL:
2266 LiteralIdx = ArgSz > 7 ? 7 : 0;
2268 case SPIRV::OpCooperativeMatrixStoreCheckedINTEL:
2269 LiteralIdx = ArgSz > 8 ? 8 : 0;
2272 case SPIRV::OpCooperativeMatrixMulAddKHR:
2273 LiteralIdx = ArgSz > 3 ? 3 : 0;
2279 if (Opcode == SPIRV::OpCooperativeMatrixPrefetchINTEL) {
2281 auto MIB = MIRBuilder.
buildInstr(SPIRV::OpCooperativeMatrixPrefetchINTEL)
2298 if (Opcode == SPIRV::OpCooperativeMatrixLengthKHR) {
2309 IsSet ? TypeReg :
Register(0), ImmArgs);
2318 SPIRV::lookupNativeBuiltin(Builtin->
Name, Builtin->
Set)->Opcode;
2322 case SPIRV::OpSpecConstant: {
2332 (Const->getOpcode() == TargetOpcode::G_CONSTANT ||
2333 Const->getOpcode() == TargetOpcode::G_FCONSTANT) &&
2334 "Argument should be either an int or floating-point constant");
2337 if (
Call->ReturnType->getOpcode() == SPIRV::OpTypeBool) {
2338 assert(ConstOperand.
isCImm() &&
"Int constant operand is expected");
2340 ? SPIRV::OpSpecConstantTrue
2341 : SPIRV::OpSpecConstantFalse;
2347 if (
Call->ReturnType->getOpcode() != SPIRV::OpTypeBool) {
2348 if (Const->getOpcode() == TargetOpcode::G_CONSTANT)
2355 case SPIRV::OpSpecConstantComposite: {
2357 SPIRV::OpSpecConstantCompositeContinuedINTEL,
2358 Call->Arguments,
Call->ReturnRegister,
2373 SPIRV::lookupNativeBuiltin(Builtin->
Name, Builtin->
Set)->Opcode;
2384 SPIRV::lookupNativeBuiltin(Builtin->
Name, Builtin->
Set)->Opcode;
2394 SPIRV::lookupNativeBuiltin(Builtin->
Name, Builtin->
Set)->Opcode;
2408 const LLT ValTy =
MRI->getType(InputReg);
2409 Register ActualRetValReg =
MRI->createGenericVirtualRegister(ValTy);
2412 InputReg =
Call->Arguments[1];
2415 if (InputType->getTypeID() == llvm::Type::TypeID::TypedPointerTyID) {
2416 LLT InputLLT =
MRI->getType(InputReg);
2417 PtrInputReg =
MRI->createGenericVirtualRegister(InputLLT);
2423 MIRBuilder.
buildLoad(PtrInputReg, InputReg, *MMO1);
2424 MRI->setRegClass(PtrInputReg, &SPIRV::iIDRegClass);
2428 for (
unsigned index = 2; index < 7; index++) {
2443 unsigned Size = ValTy.getSizeInBytes();
2447 MRI->setRegClass(ActualRetValReg, &SPIRV::pIDRegClass);
2448 MIRBuilder.
buildStore(ActualRetValReg,
Call->Arguments[0], *MMO);
2451 for (
unsigned index = 1; index < 6; index++)
2464 SPIRV::lookupNativeBuiltin(Builtin->
Name, Builtin->
Set)->Opcode;
2476 SPIRV::lookupNativeBuiltin(Builtin->
Name, Builtin->
Set)->Opcode;
2487 SPIRV::lookupNativeBuiltin(Builtin->
Name, Builtin->
Set)->Opcode;
2497 SPIRV::lookupNativeBuiltin(Builtin->
Name, Builtin->
Set)->Opcode;
2499 unsigned Scope = SPIRV::Scope::Workgroup;
2501 Scope = SPIRV::Scope::Subgroup;
2511 SPIRV::lookupNativeBuiltin(Builtin->
Name, Builtin->
Set)->Opcode;
2513 bool IsSet = Opcode != SPIRV::OpPredicatedStoreINTEL;
2514 unsigned ArgSz =
Call->Arguments.size();
2524 IsSet ? TypeReg :
Register(0), ImmArgs);
2537 Register TmpReg =
MRI->createVirtualRegister(&SPIRV::iIDRegClass);
2541 unsigned NumArgs =
Call->Arguments.size();
2543 Register GlobalWorkSize =
Call->Arguments[NumArgs < 4 ? 1 : 2];
2545 NumArgs == 2 ?
Register(0) :
Call->Arguments[NumArgs < 4 ? 2 : 3];
2550 if (SpvTy->
getOpcode() == SPIRV::OpTypePointer) {
2556 unsigned Size =
Call->Builtin->Name ==
"ndrange_3D" ? 3 : 2;
2561 FieldTy, MIRBuilder, SPIRV::AccessQualifier::ReadWrite,
true);
2562 GlobalWorkSize =
MRI->createVirtualRegister(&SPIRV::iIDRegClass);
2571 SpvFieldTy, *ST.getInstrInfo());
2576 LocalWorkSize = Const;
2577 if (!GlobalWorkOffset.
isValid())
2578 GlobalWorkOffset = Const;
2586 .
addUse(GlobalWorkOffset);
2600 SPIRV::AccessQualifier::ReadWrite,
true);
2608 bool IsSpirvOp =
Call->isSpirvOp();
2609 bool HasEvents =
Call->Builtin->Name.contains(
"events") || IsSpirvOp;
2616 if (
Call->Builtin->Name.contains(
"_varargs") || IsSpirvOp) {
2617 const unsigned LocalSizeArrayIdx = HasEvents ? 9 : 6;
2625 assert(LocalSizeTy &&
"Local size type is expected");
2631 Int32Ty, MIRBuilder, SPIRV::StorageClass::Function);
2632 for (
unsigned I = 0;
I < LocalSizeNum; ++
I) {
2634 MRI->setType(
Reg, LLType);
2648 auto MIB = MIRBuilder.
buildInstr(SPIRV::OpEnqueueKernel)
2653 const unsigned BlockFIdx = HasEvents ? 6 : 3;
2654 for (
unsigned i = 0; i < BlockFIdx; i++)
2655 MIB.addUse(
Call->Arguments[i]);
2662 MIB.addUse(NullPtr);
2663 MIB.addUse(NullPtr);
2671 Register BlockLiteralReg =
Call->Arguments[BlockFIdx + 1];
2673 MIB.addUse(BlockLiteralReg);
2683 for (
unsigned i = 0; i < LocalSizes.
size(); i++)
2684 MIB.addUse(LocalSizes[i]);
2694 SPIRV::lookupNativeBuiltin(Builtin->
Name, Builtin->
Set)->Opcode;
2697 case SPIRV::OpRetainEvent:
2698 case SPIRV::OpReleaseEvent:
2700 case SPIRV::OpCreateUserEvent:
2701 case SPIRV::OpGetDefaultQueue:
2705 case SPIRV::OpIsValidEvent:
2710 case SPIRV::OpSetUserEventStatus:
2714 case SPIRV::OpCaptureEventProfilingInfo:
2719 case SPIRV::OpBuildNDRange:
2721 case SPIRV::OpEnqueueKernel:
2734 SPIRV::lookupNativeBuiltin(Builtin->
Name, Builtin->
Set)->Opcode;
2736 bool IsSet = Opcode == SPIRV::OpGroupAsyncCopy;
2738 if (
Call->isSpirvOp())
2745 case SPIRV::OpGroupAsyncCopy: {
2747 Call->ReturnType->getOpcode() == SPIRV::OpTypeEvent
2751 unsigned NumArgs =
Call->Arguments.size();
2761 ?
Call->Arguments[3]
2764 if (NewType !=
nullptr)
2769 case SPIRV::OpGroupWaitEvents:
2785 SPIRV::lookupConvertBuiltin(
Call->Builtin->Name,
Call->Builtin->Set);
2787 if (!Builtin &&
Call->isSpirvOp()) {
2790 SPIRV::lookupNativeBuiltin(Builtin->
Name, Builtin->
Set)->Opcode;
2795 assert(Builtin &&
"Conversion builtin not found.");
2798 SPIRV::Decoration::SaturatedConversion, {});
2801 SPIRV::Decoration::FPRoundingMode,
2802 {(unsigned)Builtin->RoundingMode});
2804 std::string NeedExtMsg;
2805 bool IsRightComponentsNumber =
true;
2806 unsigned Opcode = SPIRV::OpNop;
2813 : SPIRV::OpSatConvertSToU;
2816 : SPIRV::OpSConvert;
2818 SPIRV::OpTypeFloat)) {
2822 &MIRBuilder.
getMF().getSubtarget());
2823 if (!ST->canUseExtension(
2824 SPIRV::Extension::SPV_INTEL_bfloat16_conversion))
2825 NeedExtMsg =
"SPV_INTEL_bfloat16_conversion";
2826 IsRightComponentsNumber =
2829 Opcode = SPIRV::OpConvertBF16ToFINTEL;
2831 bool IsSourceSigned =
2833 Opcode = IsSourceSigned ? SPIRV::OpConvertSToF : SPIRV::OpConvertUToF;
2837 SPIRV::OpTypeFloat)) {
2843 &MIRBuilder.
getMF().getSubtarget());
2844 if (!ST->canUseExtension(
2845 SPIRV::Extension::SPV_INTEL_bfloat16_conversion))
2846 NeedExtMsg =
"SPV_INTEL_bfloat16_conversion";
2847 IsRightComponentsNumber =
2850 Opcode = SPIRV::OpConvertFToBF16INTEL;
2853 : SPIRV::OpConvertFToU;
2856 SPIRV::OpTypeFloat)) {
2859 &MIRBuilder.
getMF().getSubtarget());
2860 if (!ST->canUseExtension(
2861 SPIRV::Extension::SPV_INTEL_tensor_float32_conversion))
2862 NeedExtMsg =
"SPV_INTEL_tensor_float32_conversion";
2863 IsRightComponentsNumber =
2866 Opcode = SPIRV::OpRoundFToTF32INTEL;
2869 Opcode = SPIRV::OpFConvert;
2874 if (!NeedExtMsg.empty()) {
2875 std::string DiagMsg = std::string(Builtin->
Name) +
2876 ": the builtin requires the following SPIR-V "
2881 if (!IsRightComponentsNumber) {
2882 std::string DiagMsg =
2883 std::string(Builtin->
Name) +
2884 ": result and argument must have the same number of components";
2887 assert(Opcode != SPIRV::OpNop &&
2888 "Conversion between the types not implemented!");
2902 SPIRV::lookupVectorLoadStoreBuiltin(
Call->Builtin->Name,
2903 Call->Builtin->Set);
2909 .
addImm(
static_cast<uint32_t>(SPIRV::InstructionSet::OpenCL_std))
2929 SPIRV::lookupNativeBuiltin(Builtin->
Name, Builtin->
Set)->Opcode;
2930 bool IsLoad = Opcode == SPIRV::OpLoad;
2934 MIB.addDef(
Call->ReturnRegister);
2942 MIB.addUse(
Call->Arguments[1]);
2944 unsigned NumArgs =
Call->Arguments.size();
2945 if ((IsLoad && NumArgs >= 2) || NumArgs >= 3)
2947 if ((IsLoad && NumArgs >= 3) || NumArgs >= 4)
2960std::tuple<int, unsigned, unsigned>
2962 SPIRV::InstructionSet::InstructionSet Set) {
2965 std::unique_ptr<const IncomingCall>
Call =
2968 return std::make_tuple(-1, 0, 0);
2970 switch (
Call->Builtin->Group) {
2971 case SPIRV::Relational:
2973 case SPIRV::Barrier:
2974 case SPIRV::CastToPtr:
2975 case SPIRV::ImageMiscQuery:
2976 case SPIRV::SpecConstant:
2977 case SPIRV::Enqueue:
2978 case SPIRV::AsyncCopy:
2979 case SPIRV::LoadStore:
2980 case SPIRV::CoopMatr:
2982 SPIRV::lookupNativeBuiltin(
Call->Builtin->Name,
Call->Builtin->Set))
2983 return std::make_tuple(
Call->Builtin->Group, R->Opcode, 0);
2985 case SPIRV::Extended:
2986 if (
const auto *R = SPIRV::lookupExtendedBuiltin(
Call->Builtin->Name,
2987 Call->Builtin->Set))
2988 return std::make_tuple(
Call->Builtin->Group, 0, R->Number);
2990 case SPIRV::VectorLoadStore:
2991 if (
const auto *R = SPIRV::lookupVectorLoadStoreBuiltin(
Call->Builtin->Name,
2992 Call->Builtin->Set))
2993 return std::make_tuple(SPIRV::Extended, 0, R->Number);
2996 if (
const auto *R = SPIRV::lookupGroupBuiltin(
Call->Builtin->Name))
2997 return std::make_tuple(
Call->Builtin->Group, R->Opcode, 0);
2999 case SPIRV::AtomicFloating:
3000 if (
const auto *R = SPIRV::lookupAtomicFloatingBuiltin(
Call->Builtin->Name))
3001 return std::make_tuple(
Call->Builtin->Group, R->Opcode, 0);
3003 case SPIRV::IntelSubgroups:
3004 if (
const auto *R = SPIRV::lookupIntelSubgroupsBuiltin(
Call->Builtin->Name))
3005 return std::make_tuple(
Call->Builtin->Group, R->Opcode, 0);
3007 case SPIRV::GroupUniform:
3008 if (
const auto *R = SPIRV::lookupGroupUniformBuiltin(
Call->Builtin->Name))
3009 return std::make_tuple(
Call->Builtin->Group, R->Opcode, 0);
3011 case SPIRV::IntegerDot:
3013 SPIRV::lookupIntegerDotProductBuiltin(
Call->Builtin->Name))
3014 return std::make_tuple(
Call->Builtin->Group, R->Opcode, 0);
3016 case SPIRV::WriteImage:
3017 return std::make_tuple(
Call->Builtin->Group, SPIRV::OpImageWrite, 0);
3019 return std::make_tuple(
Call->Builtin->Group, TargetOpcode::G_SELECT, 0);
3020 case SPIRV::Construct:
3021 return std::make_tuple(
Call->Builtin->Group, SPIRV::OpCompositeConstruct,
3023 case SPIRV::KernelClock:
3024 return std::make_tuple(
Call->Builtin->Group, SPIRV::OpReadClockKHR, 0);
3026 return std::make_tuple(-1, 0, 0);
3028 return std::make_tuple(-1, 0, 0);
3032 SPIRV::InstructionSet::InstructionSet Set,
3037 LLVM_DEBUG(
dbgs() <<
"Lowering builtin call: " << DemangledCall <<
"\n");
3041 assert(SpvType &&
"Inconsistent return register: expected valid type info");
3042 std::unique_ptr<const IncomingCall>
Call =
3047 return std::nullopt;
3051 assert(Args.size() >=
Call->Builtin->MinNumArgs &&
3052 "Too few arguments to generate the builtin");
3053 if (
Call->Builtin->MaxNumArgs && Args.size() >
Call->Builtin->MaxNumArgs)
3054 LLVM_DEBUG(
dbgs() <<
"More arguments provided than required!\n");
3057 switch (
Call->Builtin->Group) {
3058 case SPIRV::Extended:
3060 case SPIRV::Relational:
3064 case SPIRV::Variable:
3068 case SPIRV::AtomicFloating:
3070 case SPIRV::Barrier:
3072 case SPIRV::CastToPtr:
3075 case SPIRV::IntegerDot:
3079 case SPIRV::ICarryBorrow:
3081 case SPIRV::GetQuery:
3083 case SPIRV::ImageSizeQuery:
3085 case SPIRV::ImageMiscQuery:
3087 case SPIRV::ReadImage:
3089 case SPIRV::WriteImage:
3091 case SPIRV::SampleImage:
3095 case SPIRV::Construct:
3097 case SPIRV::SpecConstant:
3099 case SPIRV::Enqueue:
3101 case SPIRV::AsyncCopy:
3103 case SPIRV::Convert:
3105 case SPIRV::VectorLoadStore:
3107 case SPIRV::LoadStore:
3109 case SPIRV::IntelSubgroups:
3111 case SPIRV::GroupUniform:
3113 case SPIRV::KernelClock:
3115 case SPIRV::CoopMatr:
3117 case SPIRV::ExtendedBitOps:
3119 case SPIRV::BindlessINTEL:
3121 case SPIRV::TernaryBitwiseINTEL:
3123 case SPIRV::Block2DLoadStore:
3127 case SPIRV::PredicatedLoadStore:
3129 case SPIRV::BlockingPipes:
3131 case SPIRV::ArbitraryPrecisionFixedPoint:
3142 [[maybe_unused]]
bool IsOCLBuiltinType = TypeStr.
consume_front(
"ocl_");
3143 assert(IsOCLBuiltinType &&
"Invalid OpenCL builtin prefix");
3160 unsigned VecElts = 0;
3171 TypeStr = TypeStr.
substr(0, TypeStr.
find(
']'));
3183 auto Pos1 = DemangledCall.
find(
'(');
3186 auto Pos2 = DemangledCall.
find(
')');
3189 DemangledCall.
slice(Pos1 + 1, Pos2)
3190 .
split(BuiltinArgsTypeStrs,
',', -1,
false);
3198 if (ArgIdx >= BuiltinArgsTypeStrs.
size())
3200 StringRef TypeStr = BuiltinArgsTypeStrs[ArgIdx].trim();
3209#define GET_BuiltinTypes_DECL
3210#define GET_BuiltinTypes_IMPL
3217#define GET_OpenCLTypes_DECL
3218#define GET_OpenCLTypes_IMPL
3220#include "SPIRVGenTables.inc"
3228 if (Name.starts_with(
"void"))
3230 else if (Name.starts_with(
"int") || Name.starts_with(
"uint"))
3232 else if (Name.starts_with(
"float"))
3234 else if (Name.starts_with(
"half"))
3247 unsigned Opcode = TypeRecord->
Opcode;
3262 "Invalid number of parameters for SPIR-V pipe builtin!");
3265 SPIRV::AccessQualifier::AccessQualifier(
3273 "Invalid number of parameters for SPIR-V coop matrices builtin!");
3275 "SPIR-V coop matrices builtin type must have a type parameter!");
3278 SPIRV::AccessQualifier::ReadWrite,
true);
3281 MIRBuilder, ExtensionType, ElemType, ExtensionType->
getIntParameter(0),
3290 OpaqueType, SPIRV::AccessQualifier::ReadOnly, MIRBuilder);
3299 "Inline SPIR-V type builtin takes an opcode, size, and alignment "
3306 if (ParamEType->getName() ==
"spirv.IntegralConstant") {
3307 assert(ParamEType->getNumTypeParameters() == 1 &&
3308 "Inline SPIR-V integral constant builtin must have a type "
3310 assert(ParamEType->getNumIntParameters() == 1 &&
3311 "Inline SPIR-V integral constant builtin must have a "
3314 auto OperandValue = ParamEType->getIntParameter(0);
3315 auto *OperandType = ParamEType->getTypeParameter(0);
3318 OperandType, MIRBuilder, SPIRV::AccessQualifier::ReadWrite,
true);
3321 OperandValue, MIRBuilder, OperandSPIRVType,
true)));
3323 }
else if (ParamEType->getName() ==
"spirv.Literal") {
3324 assert(ParamEType->getNumTypeParameters() == 0 &&
3325 "Inline SPIR-V literal builtin does not take type "
3327 assert(ParamEType->getNumIntParameters() == 1 &&
3328 "Inline SPIR-V literal builtin must have an integer "
3331 auto OperandValue = ParamEType->getIntParameter(0);
3338 Param, MIRBuilder, SPIRV::AccessQualifier::ReadWrite,
true);
3350 "Vulkan buffers have exactly one type for the type of the buffer.");
3352 "Vulkan buffer have 2 integer parameters: storage class and is "
3356 auto SC =
static_cast<SPIRV::StorageClass::StorageClass
>(
3371 StringRef NameWithParameters = TypeName;
3378 SPIRV::lookupOpenCLType(NameWithParameters);
3381 NameWithParameters);
3389 "Unknown builtin opaque type!");
3393 if (!NameWithParameters.
contains(
'_'))
3397 unsigned BaseNameLength = NameWithParameters.
find(
'_') - 1;
3401 bool HasTypeParameter = !
isDigit(Parameters[0][0]);
3402 if (HasTypeParameter)
3405 for (
unsigned i = HasTypeParameter ? 1 : 0; i < Parameters.size(); i++) {
3406 unsigned IntParameter = 0;
3407 bool ValidLiteral = !Parameters[i].getAsInteger(10, IntParameter);
3410 "Invalid format of SPIR-V builtin parameter literal!");
3414 NameWithParameters.
substr(0, BaseNameLength),
3415 TypeParameters, IntParameters);
3419 SPIRV::AccessQualifier::AccessQualifier AccessQual,
3441 if (Name ==
"spirv.Type") {
3443 }
else if (Name ==
"spirv.VulkanBuffer") {
3445 }
else if (Name ==
"spirv.Padding") {
3447 }
else if (Name ==
"spirv.Layout") {
3461 switch (TypeRecord->
Opcode) {
3462 case SPIRV::OpTypeImage:
3465 case SPIRV::OpTypePipe:
3468 case SPIRV::OpTypeDeviceEvent:
3471 case SPIRV::OpTypeSampler:
3474 case SPIRV::OpTypeSampledImage:
3477 case SPIRV::OpTypeCooperativeMatrixKHR:
unsigned const MachineRegisterInfo * MRI
MachineInstrBuilder MachineInstrBuilder & DefMI
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
AMDGPU Lower Kernel Arguments
MachineBasicBlock MachineBasicBlock::iterator DebugLoc DL
Promote Memory to Register
BaseType
A given derived pointer can have multiple base pointers through phi/selects.
static const fltSemantics & IEEEsingle()
APInt bitcastToAPInt() const
static APFloat getZero(const fltSemantics &Sem, bool Negative=false)
Factory for Positive and Negative Zero.
static APInt getAllOnes(unsigned numBits)
Return an APInt of a specified width with all bits set.
uint64_t getZExtValue() const
Get zero extended value.
This class represents an incoming formal argument to a Function.
ArrayRef - Represent a constant reference to an array (0 or more elements consecutively in memory),...
static LLVM_ABI ArrayType * get(Type *ElementType, uint64_t NumElements)
This static method is the primary way to construct an ArrayType.
Base class for all callable instructions (InvokeInst and CallInst) Holds everything related to callin...
@ ICMP_ULT
unsigned less than
const APFloat & getValueAPF() const
const APInt & getValue() const
Return the constant as an APInt value reference.
A parsed version of the target data layout string in and methods for querying it.
Tagged union holding either a T or a Error.
Class to represent fixed width SIMD vectors.
LLVMContext & getContext() const
getContext - Return a reference to the LLVMContext associated with this function.
static LLVM_ABI IntegerType * get(LLVMContext &C, unsigned NumBits)
This static method is the primary way of constructing an IntegerType.
static constexpr LLT vector(ElementCount EC, unsigned ScalarSizeInBits)
Get a low-level vector of some number of elements and element width.
static constexpr LLT scalar(unsigned SizeInBits)
Get a low-level scalar or aggregate "bag of bits".
static constexpr LLT pointer(unsigned AddressSpace, unsigned SizeInBits)
Get a low-level pointer in the given address space.
static constexpr LLT fixed_vector(unsigned NumElements, unsigned ScalarSizeInBits)
Get a low-level fixed-width vector of some number of elements and element width.
constexpr TypeSize getSizeInBytes() const
Returns the total size of the type in bytes, i.e.
This is an important class for using LLVM in a threaded context.
static MCOperand createReg(MCRegister Reg)
static MCOperand createImm(int64_t Val)
const TargetSubtargetInfo & getSubtarget() const
getSubtarget - Return the subtarget for which this machine code is being compiled.
MachineMemOperand * getMachineMemOperand(MachinePointerInfo PtrInfo, MachineMemOperand::Flags f, LLT MemTy, Align base_alignment, const AAMDNodes &AAInfo=AAMDNodes(), const MDNode *Ranges=nullptr, SyncScope::ID SSID=SyncScope::System, AtomicOrdering Ordering=AtomicOrdering::NotAtomic, AtomicOrdering FailureOrdering=AtomicOrdering::NotAtomic)
getMachineMemOperand - Allocate a new MachineMemOperand.
MachineRegisterInfo & getRegInfo()
getRegInfo - Return information about the registers currently in use.
Function & getFunction()
Return the LLVM function that this machine code represents.
Helper class to build MachineInstr.
LLVMContext & getContext() const
MachineInstrBuilder buildSelect(const DstOp &Res, const SrcOp &Tst, const SrcOp &Op0, const SrcOp &Op1, std::optional< unsigned > Flags=std::nullopt)
Build and insert a Res = G_SELECT Tst, Op0, Op1.
MachineInstrBuilder buildICmp(CmpInst::Predicate Pred, const DstOp &Res, const SrcOp &Op0, const SrcOp &Op1, std::optional< unsigned > Flags=std::nullopt)
Build and insert a Res = G_ICMP Pred, Op0, Op1.
MachineBasicBlock::iterator getInsertPt()
Current insertion point for new instructions.
MachineInstrBuilder buildIntrinsic(Intrinsic::ID ID, ArrayRef< Register > Res, bool HasSideEffects, bool isConvergent)
Build and insert a G_INTRINSIC instruction.
MachineInstrBuilder buildLoad(const DstOp &Res, const SrcOp &Addr, MachineMemOperand &MMO)
Build and insert Res = G_LOAD Addr, MMO.
MachineInstrBuilder buildZExtOrTrunc(const DstOp &Res, const SrcOp &Op)
Build and insert Res = G_ZEXT Op, Res = G_TRUNC Op, or Res = COPY Op depending on the differing sizes...
MachineInstrBuilder buildStore(const SrcOp &Val, const SrcOp &Addr, MachineMemOperand &MMO)
Build and insert G_STORE Val, Addr, MMO.
MachineInstrBuilder buildInstr(unsigned Opcode)
Build and insert <empty> = Opcode <empty>.
MachineFunction & getMF()
Getter for the function we currently build.
MachineRegisterInfo * getMRI()
Getter for MRI.
MachineInstrBuilder buildCopy(const DstOp &Res, const SrcOp &Op)
Build and insert Res = COPY Op.
const DataLayout & getDataLayout() const
virtual MachineInstrBuilder buildConstant(const DstOp &Res, const ConstantInt &Val)
Build and insert Res = G_CONSTANT Val.
Register getReg(unsigned Idx) const
Get the register for the operand index.
const MachineInstrBuilder & addImm(int64_t Val) const
Add a new immediate operand.
const MachineInstrBuilder & addUse(Register RegNo, unsigned Flags=0, unsigned SubReg=0) const
Add a virtual register use operand.
MachineInstr * getInstr() const
If conversion operators fail, use this method to get the MachineInstr explicitly.
const MachineInstrBuilder & addDef(Register RegNo, unsigned Flags=0, unsigned SubReg=0) const
Add a virtual register definition operand.
Representation of each machine instruction.
unsigned getOpcode() const
Returns the opcode of this MachineInstr.
LLVM_ABI void copyIRFlags(const Instruction &I)
Copy all flags to MachineInst MIFlags.
const MachineOperand & getOperand(unsigned i) const
A description of a memory reference used in the backend.
@ MOLoad
The memory access reads data.
@ MOStore
The memory access writes data.
MachineOperand class - Representation of each machine instruction operand.
const GlobalValue * getGlobal() const
const ConstantInt * getCImm() const
bool isCImm() const
isCImm - Test if this is a MO_CImmediate operand.
bool isReg() const
isReg - Tests if this is a MO_Register operand.
const MDNode * getMetadata() const
Register getReg() const
getReg - Returns the register number.
const ConstantFP * getFPImm() const
MachineRegisterInfo - Keep track of information for virtual and physical registers,...
LLVM_ABI Register createVirtualRegister(const TargetRegisterClass *RegClass, StringRef Name="")
createVirtualRegister - Create and return a new virtual register in the function with the specified r...
LLVM_ABI void setType(Register VReg, LLT Ty)
Set the low-level type of VReg to Ty.
LLVM_ABI void setRegClass(Register Reg, const TargetRegisterClass *RC)
setRegClass - Set the register class of the specified virtual register.
LLVM_ABI Register createGenericVirtualRegister(LLT Ty, StringRef Name="")
Create and return a new generic virtual register with low-level type Ty.
unsigned getNumVirtRegs() const
getNumVirtRegs - Return the number of virtual registers created.
static LLVM_ABI PointerType * get(Type *ElementType, unsigned AddressSpace)
This constructs a pointer to an object of the specified type in a numbered address space.
Wrapper class representing virtual and physical registers.
constexpr bool isValid() const
SPIRVType * getOrCreateOpTypePipe(MachineIRBuilder &MIRBuilder, SPIRV::AccessQualifier::AccessQualifier AccQual)
SPIRVType * getSPIRVTypeForVReg(Register VReg, const MachineFunction *MF=nullptr) const
SPIRVType * getOrCreateSPIRVBoolType(MachineIRBuilder &MIRBuilder, bool EmitIR)
SPIRVType * getOrCreatePaddingType(MachineIRBuilder &MIRBuilder)
void assignSPIRVTypeToVReg(SPIRVType *Type, Register VReg, const MachineFunction &MF)
Register buildGlobalVariable(Register Reg, SPIRVType *BaseType, StringRef Name, const GlobalValue *GV, SPIRV::StorageClass::StorageClass Storage, const MachineInstr *Init, bool IsConst, const std::optional< SPIRV::LinkageType::LinkageType > &LinkageType, MachineIRBuilder &MIRBuilder, bool IsInstSelector)
const Type * getTypeForSPIRVType(const SPIRVType *Ty) const
SPIRVType * getOrCreateUnknownType(const Type *Ty, MachineIRBuilder &MIRBuilder, unsigned Opcode, const ArrayRef< MCOperand > Operands)
unsigned getScalarOrVectorComponentCount(Register VReg) const
SPIRVType * getOrCreateSPIRVType(const Type *Type, MachineInstr &I, SPIRV::AccessQualifier::AccessQualifier AQ, bool EmitIR)
unsigned getPointerSize() const
SPIRVType * getOrCreateSPIRVPointerType(const Type *BaseType, MachineIRBuilder &MIRBuilder, SPIRV::StorageClass::StorageClass SC)
SPIRVType * getOrCreateOpTypeByOpcode(const Type *Ty, MachineIRBuilder &MIRBuilder, unsigned Opcode)
Register buildConstantFP(APFloat Val, MachineIRBuilder &MIRBuilder, SPIRVType *SpvType=nullptr)
SPIRVType * getPointeeType(SPIRVType *PtrType)
Register getSPIRVTypeID(const SPIRVType *SpirvType) const
bool isScalarOfType(Register VReg, unsigned TypeOpcode) const
SPIRVType * getOrCreateOpTypeSampledImage(SPIRVType *ImageType, MachineIRBuilder &MIRBuilder)
SPIRVType * getOrCreateVulkanBufferType(MachineIRBuilder &MIRBuilder, Type *ElemType, SPIRV::StorageClass::StorageClass SC, bool IsWritable, bool EmitIr=false)
SPIRVType * getOrCreateSPIRVTypeByName(StringRef TypeStr, MachineIRBuilder &MIRBuilder, bool EmitIR, SPIRV::StorageClass::StorageClass SC=SPIRV::StorageClass::Function, SPIRV::AccessQualifier::AccessQualifier AQ=SPIRV::AccessQualifier::ReadWrite)
SPIRVType * getOrCreateLayoutType(MachineIRBuilder &MIRBuilder, const TargetExtType *T, bool EmitIr=false)
Register getOrCreateConsIntVector(uint64_t Val, MachineIRBuilder &MIRBuilder, SPIRVType *SpvType, bool EmitIR)
const TargetRegisterClass * getRegClass(SPIRVType *SpvType) const
SPIRVType * getOrCreateSPIRVVectorType(SPIRVType *BaseType, unsigned NumElements, MachineIRBuilder &MIRBuilder, bool EmitIR)
SPIRVType * getOrCreateOpTypeCoopMatr(MachineIRBuilder &MIRBuilder, const TargetExtType *ExtensionType, const SPIRVType *ElemType, uint32_t Scope, uint32_t Rows, uint32_t Columns, uint32_t Use, bool EmitIR)
bool isScalarOrVectorOfType(Register VReg, unsigned TypeOpcode) const
Register getOrCreateConstIntArray(uint64_t Val, size_t Num, MachineInstr &I, SPIRVType *SpvType, const SPIRVInstrInfo &TII)
SPIRVType * getOrCreateOpTypeDeviceEvent(MachineIRBuilder &MIRBuilder)
SPIRVType * getImageType(const TargetExtType *ExtensionType, const SPIRV::AccessQualifier::AccessQualifier Qualifier, MachineIRBuilder &MIRBuilder)
SPIRVType * getOrCreateSPIRVIntegerType(unsigned BitWidth, MachineIRBuilder &MIRBuilder)
Register buildConstantInt(uint64_t Val, MachineIRBuilder &MIRBuilder, SPIRVType *SpvType, bool EmitIR, bool ZeroAsNull=true)
LLT getRegType(SPIRVType *SpvType) const
SPIRV::StorageClass::StorageClass getPointerStorageClass(Register VReg) const
SPIRVType * getOrCreateOpTypeSampler(MachineIRBuilder &MIRBuilder)
Register buildConstantSampler(Register Res, unsigned AddrMode, unsigned Param, unsigned FilerMode, MachineIRBuilder &MIRBuilder)
Register getOrCreateConstNullPtr(MachineIRBuilder &MIRBuilder, SPIRVType *SpvType)
unsigned getScalarOrVectorBitWidth(const SPIRVType *Type) const
This class consists of common code factored out of the SmallVector class to reduce code duplication b...
void push_back(const T &Elt)
This is a 'vector' (really, a variable-sized array), optimized for the case when the array is small.
StringRef - Represent a constant reference to a string, i.e.
std::pair< StringRef, StringRef > split(char Separator) const
Split into two substrings around the first occurrence of a separator character.
static constexpr size_t npos
bool consume_back(StringRef Suffix)
Returns true if this StringRef has the given suffix and removes that suffix.
bool getAsInteger(unsigned Radix, T &Result) const
Parse the current string as an integer of the specified radix.
std::string str() const
str - Get the contents as an std::string.
constexpr StringRef substr(size_t Start, size_t N=npos) const
Return a reference to the substring from [Start, Start + N).
bool starts_with(StringRef Prefix) const
Check if this string starts with the given Prefix.
bool contains_insensitive(StringRef Other) const
Return true if the given string is a substring of *this, and false otherwise.
StringRef slice(size_t Start, size_t End) const
Return a reference to the substring from [Start, End).
constexpr size_t size() const
size - Get the string size.
bool contains(StringRef Other) const
Return true if the given string is a substring of *this, and false otherwise.
bool consume_front(StringRef Prefix)
Returns true if this StringRef has the given prefix and removes that prefix.
size_t find_first_of(char C, size_t From=0) const
Find the first character in the string that is C, or npos if not found.
size_t rfind(char C, size_t From=npos) const
Search for the last character C in the string.
size_t find(char C, size_t From=0) const
Search for the first character C in the string.
bool ends_with(StringRef Suffix) const
Check if this string ends with the given Suffix.
A switch()-like statement whose cases are string literals.
StringSwitch & EndsWith(StringLiteral S, T Value)
Class to represent struct types.
Class to represent target extensions types, which are generally unintrospectable from target-independ...
ArrayRef< Type * > type_params() const
Return the type parameters for this particular target extension type.
unsigned getNumIntParameters() const
static LLVM_ABI TargetExtType * get(LLVMContext &Context, StringRef Name, ArrayRef< Type * > Types={}, ArrayRef< unsigned > Ints={})
Return a target extension type having the specified name and optional type and integer parameters.
Type * getTypeParameter(unsigned i) const
unsigned getNumTypeParameters() const
unsigned getIntParameter(unsigned i) const
The instances of the Type class are immutable: once they are created, they are never changed.
static LLVM_ABI IntegerType * getInt32Ty(LLVMContext &C)
LLVM_ABI StringRef getStructName() const
static LLVM_ABI Type * getVoidTy(LLVMContext &C)
static LLVM_ABI IntegerType * getInt8Ty(LLVMContext &C)
static LLVM_ABI Type * getFloatTy(LLVMContext &C)
static LLVM_ABI Type * getHalfTy(LLVMContext &C)
bool isVoidTy() const
Return true if this is 'void'.
LLVM Value Representation.
LLVM_ABI Value(Type *Ty, unsigned scid)
static LLVM_ABI VectorType * get(Type *ElementType, ElementCount EC)
This static method is the primary way to construct an VectorType.
Represents a version number in the form major[.minor[.subminor[.build]]].
NodeTy * getNextNode()
Get the next node, or nullptr for the list tail.
LLVM_C_ABI LLVMTypeRef LLVMVectorType(LLVMTypeRef ElementType, unsigned ElementCount)
Create a vector type that contains a defined type and has a specific number of elements.
std::string lookupBuiltinNameHelper(StringRef DemangledCall, FPDecorationId *DecorationId)
Parses the name part of the demangled builtin call.
Type * parseBuiltinCallArgumentType(StringRef TypeStr, LLVMContext &Ctx)
bool parseBuiltinTypeStr(SmallVector< StringRef, 10 > &BuiltinArgsTypeStrs, const StringRef DemangledCall, LLVMContext &Ctx)
std::optional< bool > lowerBuiltin(const StringRef DemangledCall, SPIRV::InstructionSet::InstructionSet Set, MachineIRBuilder &MIRBuilder, const Register OrigRet, const Type *OrigRetTy, const SmallVectorImpl< Register > &Args, SPIRVGlobalRegistry *GR, const CallBase &CB)
std::tuple< int, unsigned, unsigned > mapBuiltinToOpcode(const StringRef DemangledCall, SPIRV::InstructionSet::InstructionSet Set)
Helper function for finding a builtin function attributes by a demangled function name.
Type * parseBuiltinCallArgumentBaseType(const StringRef DemangledCall, unsigned ArgIdx, LLVMContext &Ctx)
Parses the provided ArgIdx argument base type in the DemangledCall skeleton.
TargetExtType * parseBuiltinTypeNameToTargetExtType(std::string TypeName, LLVMContext &Context)
Translates a string representing a SPIR-V or OpenCL builtin type to a TargetExtType that can be furth...
SPIRVType * lowerBuiltinType(const Type *OpaqueType, SPIRV::AccessQualifier::AccessQualifier AccessQual, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
This is an optimization pass for GlobalISel generic memory operations.
void buildOpName(Register Target, const StringRef &Name, MachineIRBuilder &MIRBuilder)
static bool build2DBlockIOINTELInst(const SPIRV::IncomingCall *Call, unsigned Opcode, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
Helper function for building Intel's 2d block io instructions.
static SPIRVType * getVulkanBufferType(const TargetExtType *ExtensionType, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static bool generateExtInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR, const CallBase &CB)
static bool generateBindlessImageINTELInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static bool generateGetQueryInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static bool generateLoadStoreInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static SPIRVType * getInlineSpirvType(const TargetExtType *ExtensionType, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static bool generateConstructInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static bool buildAtomicFlagInst(const SPIRV::IncomingCall *Call, unsigned Opcode, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
Helper function for building atomic flag instructions (e.g.
static bool generateImageSizeQueryInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static SPIRV::SamplerFilterMode::SamplerFilterMode getSamplerFilterModeFromBitmask(unsigned Bitmask)
static bool buildAtomicStoreInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
Helper function for building an atomic store instruction.
decltype(auto) dyn_cast(const From &Val)
dyn_cast<X> - Return the argument parameter cast to the specified type.
FunctionAddr VTableAddr uintptr_t uintptr_t Int32Ty
void addNumImm(const APInt &Imm, MachineInstrBuilder &MIB)
static bool buildExtendedBitOpsInst(const SPIRV::IncomingCall *Call, unsigned Opcode, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
Helper function for building extended bit operations.
static const Type * getBlockStructType(Register ParamReg, MachineRegisterInfo *MRI)
static bool generateGroupInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
FPDecorationId demangledPostfixToDecorationId(const std::string &S)
void updateRegType(Register Reg, Type *Ty, SPIRVType *SpirvTy, SPIRVGlobalRegistry *GR, MachineIRBuilder &MIB, MachineRegisterInfo &MRI)
Helper external function for assigning SPIRVType to a register, ensuring the register class and type ...
static unsigned getNumComponentsForDim(SPIRV::Dim::Dim dim)
static bool generateICarryBorrowInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static Register buildScopeReg(Register CLScopeRegister, SPIRV::Scope::Scope Scope, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR, MachineRegisterInfo *MRI)
static std::tuple< Register, SPIRVType * > buildBoolRegister(MachineIRBuilder &MIRBuilder, const SPIRVType *ResultType, SPIRVGlobalRegistry *GR)
Helper function building either a resulting scalar or vector bool register depending on the expected ...
static unsigned getNumSizeComponents(SPIRVType *imgType)
Helper function for obtaining the number of size components.
uint64_t getIConstVal(Register ConstReg, const MachineRegisterInfo *MRI)
static Register buildConstantIntReg32(uint64_t Val, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static SPIRVType * getSampledImageType(const TargetExtType *OpaqueType, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
SmallVector< MachineInstr *, 4 > createContinuedInstructions(MachineIRBuilder &MIRBuilder, unsigned Opcode, unsigned MinWC, unsigned ContinuedOpcode, ArrayRef< Register > Args, Register ReturnRegister, Register TypeID)
SPIRV::MemorySemantics::MemorySemantics getMemSemanticsForStorageClass(SPIRV::StorageClass::StorageClass SC)
constexpr unsigned storageClassToAddressSpace(SPIRV::StorageClass::StorageClass SC)
static bool generateSampleImageInst(const StringRef DemangledCall, const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static bool generateBarrierInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
LLVM_ABI void SplitString(StringRef Source, SmallVectorImpl< StringRef > &OutFragments, StringRef Delimiters=" \t\n\v\f\r")
SplitString - Split up the specified string according to the specified delimiters,...
static SPIRVType * getCoopMatrType(const TargetExtType *ExtensionType, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static bool generateKernelClockInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static void setRegClassIfNull(Register Reg, MachineRegisterInfo *MRI, SPIRVGlobalRegistry *GR)
static bool generateGroupUniformInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static bool generateWaveInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
void buildOpDecorate(Register Reg, MachineIRBuilder &MIRBuilder, SPIRV::Decoration::Decoration Dec, const std::vector< uint32_t > &DecArgs, StringRef StrImm)
Register createVirtualRegister(SPIRVType *SpvType, SPIRVGlobalRegistry *GR, MachineRegisterInfo *MRI, const MachineFunction &MF)
MachineInstr * getImm(const MachineOperand &MO, const MachineRegisterInfo *MRI)
static bool buildBarrierInst(const SPIRV::IncomingCall *Call, unsigned Opcode, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
Helper function for building barriers, i.e., memory/control ordering operations.
static bool generateAsyncCopy(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static SPIRV::Scope::Scope getSPIRVScope(SPIRV::CLMemoryScope ClScope)
static bool buildAPFixedPointInst(const SPIRV::IncomingCall *Call, unsigned Opcode, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static SPIRVType * getSamplerType(MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static bool generateBlockingPipesInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
LLVM_ABI raw_ostream & dbgs()
dbgs() - This returns a reference to a raw_ostream for debugging messages.
static Register buildLoadInst(SPIRVType *BaseType, Register PtrRegister, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR, LLT LowLevelType, Register DestinationReg=Register(0))
Helper function for building a load instruction loading into the DestinationReg.
static bool generateEnqueueInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
LLVM_ABI void report_fatal_error(Error Err, bool gen_crash_diag=true)
static bool buildSelectInst(MachineIRBuilder &MIRBuilder, Register ReturnRegister, Register SourceRegister, const SPIRVType *ReturnType, SPIRVGlobalRegistry *GR)
Helper function for building either a vector or scalar select instruction depending on the expected R...
static const Type * getMachineInstrType(MachineInstr *MI)
bool isDigit(char C)
Checks if character C is one of the 10 decimal digits.
static SPIRV::SamplerAddressingMode::SamplerAddressingMode getSamplerAddressingModeFromBitmask(unsigned Bitmask)
static bool generateAtomicInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
const MachineInstr SPIRVType
static SPIRVType * getLayoutType(const TargetExtType *ExtensionType, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static bool generateDotOrFMulInst(const StringRef DemangledCall, const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static Register buildBuiltinVariableLoad(MachineIRBuilder &MIRBuilder, SPIRVType *VariableType, SPIRVGlobalRegistry *GR, SPIRV::BuiltIn::BuiltIn BuiltinValue, LLT LLType, Register Reg=Register(0), bool isConst=true, const std::optional< SPIRV::LinkageType::LinkageType > &LinkageTy={ SPIRV::LinkageType::Import})
Helper function for building a load instruction for loading a builtin global variable of BuiltinValue...
static bool generateConvertInst(const StringRef DemangledCall, const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static bool generateTernaryBitwiseFunctionINTELInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static bool generateCastToPtrInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
constexpr bool isGenericCastablePtr(SPIRV::StorageClass::StorageClass SC)
static Register buildMemSemanticsReg(Register SemanticsRegister, Register PtrRegister, unsigned &Semantics, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static unsigned getConstFromIntrinsic(Register Reg, MachineRegisterInfo *MRI)
static bool generateImageMiscQueryInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static bool generateSelectInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder)
static bool buildAtomicLoadInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
Helper function for building an atomic load instruction.
static bool generateIntelSubgroupsInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static bool generateExtendedBitOpsInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static bool buildPipeInst(const SPIRV::IncomingCall *Call, unsigned Opcode, unsigned Scope, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static bool generateSpecConstantInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static SPIRVType * getOrCreateSPIRVDeviceEventPointer(MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
Type * parseBasicTypeName(StringRef &TypeName, LLVMContext &Ctx)
static bool generateVectorLoadStoreInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static bool genWorkgroupQuery(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR, SPIRV::BuiltIn::BuiltIn BuiltinValue, uint64_t DefaultValue)
static bool generateCoopMatrInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static bool buildBindlessImageINTELInst(const SPIRV::IncomingCall *Call, unsigned Opcode, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
Helper function for building Intel's bindless image instructions.
static std::unique_ptr< const SPIRV::IncomingCall > lookupBuiltin(StringRef DemangledCall, SPIRV::InstructionSet::InstructionSet Set, Register ReturnRegister, const SPIRVType *ReturnType, const SmallVectorImpl< Register > &Arguments)
Looks up the demangled builtin call in the SPIRVBuiltins.td records using the provided DemangledCall ...
static bool buildAtomicFloatingRMWInst(const SPIRV::IncomingCall *Call, unsigned Opcode, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
Helper function for building an atomic floating-type instruction.
MachineInstr * getDefInstrMaybeConstant(Register &ConstReg, const MachineRegisterInfo *MRI)
constexpr unsigned BitWidth
OutputIt move(R &&Range, OutputIt Out)
Provide wrappers to std::move which take ranges instead of having to pass begin/end explicitly.
static bool generate2DBlockIOINTELInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static bool generateReadImageInst(const StringRef DemangledCall, const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
decltype(auto) cast(const From &Val)
cast<X> - Return the argument parameter cast to the specified type.
bool hasBuiltinTypePrefix(StringRef Name)
static bool buildEnqueueKernel(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
Type * getMDOperandAsType(const MDNode *N, unsigned I)
static bool generatePipeInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static bool buildTernaryBitwiseFunctionINTELInst(const SPIRV::IncomingCall *Call, unsigned Opcode, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
Helper function for building Intel's OpBitwiseFunctionINTEL instruction.
static bool generateAPFixedPointInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static bool buildAtomicRMWInst(const SPIRV::IncomingCall *Call, unsigned Opcode, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
Helper function for building atomic instructions.
static SPIRV::MemorySemantics::MemorySemantics getSPIRVMemSemantics(std::memory_order MemOrder)
static bool generateRelationalInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static bool buildAtomicInitInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder)
Helper function for translating atomic init to OpStore.
static bool generateWriteImageInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static SPIRVType * getPipeType(const TargetExtType *ExtensionType, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static Type * parseTypeString(const StringRef Name, LLVMContext &Context)
bool isSpvIntrinsic(const MachineInstr &MI, Intrinsic::ID IntrinsicID)
static bool generatePredicatedLoadStoreInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static bool generateAtomicFloatingInst(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static bool buildNDRange(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static SPIRVType * getNonParameterizedType(const TargetExtType *ExtensionType, const SPIRV::BuiltinType *TypeRecord, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
static MachineInstr * getBlockStructInstr(Register ParamReg, MachineRegisterInfo *MRI)
static bool buildOpFromWrapper(MachineIRBuilder &MIRBuilder, unsigned Opcode, const SPIRV::IncomingCall *Call, Register TypeReg, ArrayRef< uint32_t > ImmArgs={})
static unsigned getSamplerParamFromBitmask(unsigned Bitmask)
static bool buildAtomicCompareExchangeInst(const SPIRV::IncomingCall *Call, const SPIRV::DemangledBuiltin *Builtin, unsigned Opcode, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
Helper function for building an atomic compare-exchange instruction.
std::string getLinkStringForBuiltIn(SPIRV::BuiltIn::BuiltIn BuiltInValue)
static bool generateBuiltinVar(const SPIRV::IncomingCall *Call, MachineIRBuilder &MIRBuilder, SPIRVGlobalRegistry *GR)
Implement std::hash so that hash_code can be used in STL containers.
This struct is a compact representation of a valid (non-zero power of two) alignment.
This class contains a discriminated union of information about pointers in memory operands,...
FPRoundingMode::FPRoundingMode RoundingMode
InstructionSet::InstructionSet Set
InstructionSet::InstructionSet Set
InstructionSet::InstructionSet Set
InstructionSet::InstructionSet Set
const SmallVectorImpl< Register > & Arguments
const std::string BuiltinName
const SPIRVType * ReturnType
const Register ReturnRegister
const DemangledBuiltin * Builtin
IncomingCall(const std::string BuiltinName, const DemangledBuiltin *Builtin, const Register ReturnRegister, const SPIRVType *ReturnType, const SmallVectorImpl< Register > &Arguments)
InstructionSet::InstructionSet Set
StringRef SpirvTypeLiteral
InstructionSet::InstructionSet Set
FPRoundingMode::FPRoundingMode RoundingMode