LLVM 19.0.0git
WebAssemblyMCTargetDesc.h
Go to the documentation of this file.
1//==- WebAssemblyMCTargetDesc.h - WebAssembly Target Descriptions -*- C++ -*-=//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8///
9/// \file
10/// This file provides WebAssembly-specific target descriptions.
11///
12//===----------------------------------------------------------------------===//
13
14#ifndef LLVM_LIB_TARGET_WEBASSEMBLY_MCTARGETDESC_WEBASSEMBLYMCTARGETDESC_H
15#define LLVM_LIB_TARGET_WEBASSEMBLY_MCTARGETDESC_WEBASSEMBLYMCTARGETDESC_H
16
18#include "llvm/MC/MCContext.h"
19#include "llvm/MC/MCInstrDesc.h"
22#include <memory>
23
24namespace llvm {
25
26class MCAsmBackend;
27class MCCodeEmitter;
28class MCInstrInfo;
29class MCObjectTargetWriter;
30class Triple;
31
32MCCodeEmitter *createWebAssemblyMCCodeEmitter(const MCInstrInfo &MCII,
33 MCContext &Ctx);
34
35MCAsmBackend *createWebAssemblyAsmBackend(const Triple &TT);
36
37std::unique_ptr<MCObjectTargetWriter>
38createWebAssemblyWasmObjectWriter(bool Is64Bit, bool IsEmscripten);
39
40namespace WebAssembly {
41
42// Exception handling / setjmp-longjmp handling command-line options
43extern cl::opt<bool> WasmEnableEmEH; // asm.js-style EH
44extern cl::opt<bool> WasmEnableEmSjLj; // asm.js-style SjLJ
45extern cl::opt<bool> WasmEnableEH; // EH using Wasm EH instructions
46extern cl::opt<bool> WasmEnableSjLj; // SjLj using Wasm EH instructions
47
49 /// Basic block label in a branch construct.
51 /// Local index.
53 /// Global index.
55 /// 32-bit integer immediates.
57 /// 64-bit integer immediates.
59 /// 32-bit floating-point immediates.
61 /// 64-bit floating-point immediates.
63 /// 8-bit vector lane immediate
65 /// 16-bit vector lane immediate
67 /// 32-bit vector lane immediate
69 /// 64-bit vector lane immediate
71 /// 32-bit unsigned function indices.
73 /// 32-bit unsigned memory offsets.
75 /// 64-bit unsigned memory offsets.
77 /// p2align immediate for load and store address alignment.
79 /// signature immediate for block/loop.
81 /// type signature immediate for call_indirect.
83 /// Tag index.
85 /// A list of branch targets for br_list.
87 /// 32-bit unsigned table number.
89};
90} // end namespace WebAssembly
91
92namespace WebAssemblyII {
93
94/// Target Operand Flag enum.
95enum TOF {
97
98 // On a symbol operand this indicates that the immediate is a wasm global
99 // index. The value of the wasm global will be set to the symbol address at
100 // runtime. This adds a level of indirection similar to the GOT on native
101 // platforms.
103
104 // Same as MO_GOT but the address stored in the global is a TLS address.
106
107 // On a symbol operand this indicates that the immediate is the symbol
108 // address relative the __memory_base wasm global.
109 // Only applicable to data symbols.
111
112 // On a symbol operand this indicates that the immediate is the symbol
113 // address relative the __tls_base wasm global.
114 // Only applicable to data symbols.
116
117 // On a symbol operand this indicates that the immediate is the symbol
118 // address relative the __table_base wasm global.
119 // Only applicable to function symbols.
121};
122
123} // end namespace WebAssemblyII
124
125} // end namespace llvm
126
127// Defines symbolic names for WebAssembly registers. This defines a mapping from
128// register name to register number.
129//
130#define GET_REGINFO_ENUM
131#include "WebAssemblyGenRegisterInfo.inc"
132
133// Defines symbolic names for the WebAssembly instructions.
134//
135#define GET_INSTRINFO_ENUM
136#define GET_INSTRINFO_MC_HELPER_DECLS
137#include "WebAssemblyGenInstrInfo.inc"
138
139namespace llvm {
140namespace WebAssembly {
141
142/// Instruction opcodes emitted via means other than CodeGen.
143static const unsigned Nop = 0x01;
144static const unsigned End = 0x0b;
145
146/// Return the default p2align value for a load or store with the given opcode.
147inline unsigned GetDefaultP2AlignAny(unsigned Opc) {
148 switch (Opc) {
149#define WASM_LOAD_STORE(NAME) \
150 case WebAssembly::NAME##_A32: \
151 case WebAssembly::NAME##_A64: \
152 case WebAssembly::NAME##_A32_S: \
153 case WebAssembly::NAME##_A64_S:
154 WASM_LOAD_STORE(LOAD8_S_I32)
155 WASM_LOAD_STORE(LOAD8_U_I32)
156 WASM_LOAD_STORE(LOAD8_S_I64)
157 WASM_LOAD_STORE(LOAD8_U_I64)
158 WASM_LOAD_STORE(ATOMIC_LOAD8_U_I32)
159 WASM_LOAD_STORE(ATOMIC_LOAD8_U_I64)
160 WASM_LOAD_STORE(STORE8_I32)
161 WASM_LOAD_STORE(STORE8_I64)
162 WASM_LOAD_STORE(ATOMIC_STORE8_I32)
163 WASM_LOAD_STORE(ATOMIC_STORE8_I64)
164 WASM_LOAD_STORE(ATOMIC_RMW8_U_ADD_I32)
165 WASM_LOAD_STORE(ATOMIC_RMW8_U_ADD_I64)
166 WASM_LOAD_STORE(ATOMIC_RMW8_U_SUB_I32)
167 WASM_LOAD_STORE(ATOMIC_RMW8_U_SUB_I64)
168 WASM_LOAD_STORE(ATOMIC_RMW8_U_AND_I32)
169 WASM_LOAD_STORE(ATOMIC_RMW8_U_AND_I64)
170 WASM_LOAD_STORE(ATOMIC_RMW8_U_OR_I32)
171 WASM_LOAD_STORE(ATOMIC_RMW8_U_OR_I64)
172 WASM_LOAD_STORE(ATOMIC_RMW8_U_XOR_I32)
173 WASM_LOAD_STORE(ATOMIC_RMW8_U_XOR_I64)
174 WASM_LOAD_STORE(ATOMIC_RMW8_U_XCHG_I32)
175 WASM_LOAD_STORE(ATOMIC_RMW8_U_XCHG_I64)
176 WASM_LOAD_STORE(ATOMIC_RMW8_U_CMPXCHG_I32)
177 WASM_LOAD_STORE(ATOMIC_RMW8_U_CMPXCHG_I64)
178 WASM_LOAD_STORE(LOAD8_SPLAT)
179 WASM_LOAD_STORE(LOAD_LANE_I8x16)
180 WASM_LOAD_STORE(STORE_LANE_I8x16)
181 return 0;
182 WASM_LOAD_STORE(LOAD16_S_I32)
183 WASM_LOAD_STORE(LOAD16_U_I32)
184 WASM_LOAD_STORE(LOAD16_S_I64)
185 WASM_LOAD_STORE(LOAD16_U_I64)
186 WASM_LOAD_STORE(ATOMIC_LOAD16_U_I32)
187 WASM_LOAD_STORE(ATOMIC_LOAD16_U_I64)
188 WASM_LOAD_STORE(STORE16_I32)
189 WASM_LOAD_STORE(STORE16_I64)
190 WASM_LOAD_STORE(ATOMIC_STORE16_I32)
191 WASM_LOAD_STORE(ATOMIC_STORE16_I64)
192 WASM_LOAD_STORE(ATOMIC_RMW16_U_ADD_I32)
193 WASM_LOAD_STORE(ATOMIC_RMW16_U_ADD_I64)
194 WASM_LOAD_STORE(ATOMIC_RMW16_U_SUB_I32)
195 WASM_LOAD_STORE(ATOMIC_RMW16_U_SUB_I64)
196 WASM_LOAD_STORE(ATOMIC_RMW16_U_AND_I32)
197 WASM_LOAD_STORE(ATOMIC_RMW16_U_AND_I64)
198 WASM_LOAD_STORE(ATOMIC_RMW16_U_OR_I32)
199 WASM_LOAD_STORE(ATOMIC_RMW16_U_OR_I64)
200 WASM_LOAD_STORE(ATOMIC_RMW16_U_XOR_I32)
201 WASM_LOAD_STORE(ATOMIC_RMW16_U_XOR_I64)
202 WASM_LOAD_STORE(ATOMIC_RMW16_U_XCHG_I32)
203 WASM_LOAD_STORE(ATOMIC_RMW16_U_XCHG_I64)
204 WASM_LOAD_STORE(ATOMIC_RMW16_U_CMPXCHG_I32)
205 WASM_LOAD_STORE(ATOMIC_RMW16_U_CMPXCHG_I64)
206 WASM_LOAD_STORE(LOAD16_SPLAT)
207 WASM_LOAD_STORE(LOAD_LANE_I16x8)
208 WASM_LOAD_STORE(STORE_LANE_I16x8)
209 WASM_LOAD_STORE(LOAD_F16_F32)
210 return 1;
211 WASM_LOAD_STORE(LOAD_I32)
212 WASM_LOAD_STORE(LOAD_F32)
213 WASM_LOAD_STORE(STORE_I32)
214 WASM_LOAD_STORE(STORE_F32)
215 WASM_LOAD_STORE(LOAD32_S_I64)
216 WASM_LOAD_STORE(LOAD32_U_I64)
217 WASM_LOAD_STORE(STORE32_I64)
218 WASM_LOAD_STORE(ATOMIC_LOAD_I32)
219 WASM_LOAD_STORE(ATOMIC_LOAD32_U_I64)
220 WASM_LOAD_STORE(ATOMIC_STORE_I32)
221 WASM_LOAD_STORE(ATOMIC_STORE32_I64)
222 WASM_LOAD_STORE(ATOMIC_RMW_ADD_I32)
223 WASM_LOAD_STORE(ATOMIC_RMW32_U_ADD_I64)
224 WASM_LOAD_STORE(ATOMIC_RMW_SUB_I32)
225 WASM_LOAD_STORE(ATOMIC_RMW32_U_SUB_I64)
226 WASM_LOAD_STORE(ATOMIC_RMW_AND_I32)
227 WASM_LOAD_STORE(ATOMIC_RMW32_U_AND_I64)
228 WASM_LOAD_STORE(ATOMIC_RMW_OR_I32)
229 WASM_LOAD_STORE(ATOMIC_RMW32_U_OR_I64)
230 WASM_LOAD_STORE(ATOMIC_RMW_XOR_I32)
231 WASM_LOAD_STORE(ATOMIC_RMW32_U_XOR_I64)
232 WASM_LOAD_STORE(ATOMIC_RMW_XCHG_I32)
233 WASM_LOAD_STORE(ATOMIC_RMW32_U_XCHG_I64)
234 WASM_LOAD_STORE(ATOMIC_RMW_CMPXCHG_I32)
235 WASM_LOAD_STORE(ATOMIC_RMW32_U_CMPXCHG_I64)
236 WASM_LOAD_STORE(MEMORY_ATOMIC_NOTIFY)
237 WASM_LOAD_STORE(MEMORY_ATOMIC_WAIT32)
238 WASM_LOAD_STORE(LOAD32_SPLAT)
239 WASM_LOAD_STORE(LOAD_ZERO_I32x4)
240 WASM_LOAD_STORE(LOAD_LANE_I32x4)
241 WASM_LOAD_STORE(STORE_LANE_I32x4)
242 return 2;
243 WASM_LOAD_STORE(LOAD_I64)
244 WASM_LOAD_STORE(LOAD_F64)
245 WASM_LOAD_STORE(STORE_I64)
246 WASM_LOAD_STORE(STORE_F64)
247 WASM_LOAD_STORE(ATOMIC_LOAD_I64)
248 WASM_LOAD_STORE(ATOMIC_STORE_I64)
249 WASM_LOAD_STORE(ATOMIC_RMW_ADD_I64)
250 WASM_LOAD_STORE(ATOMIC_RMW_SUB_I64)
251 WASM_LOAD_STORE(ATOMIC_RMW_AND_I64)
252 WASM_LOAD_STORE(ATOMIC_RMW_OR_I64)
253 WASM_LOAD_STORE(ATOMIC_RMW_XOR_I64)
254 WASM_LOAD_STORE(ATOMIC_RMW_XCHG_I64)
255 WASM_LOAD_STORE(ATOMIC_RMW_CMPXCHG_I64)
256 WASM_LOAD_STORE(MEMORY_ATOMIC_WAIT64)
257 WASM_LOAD_STORE(LOAD64_SPLAT)
258 WASM_LOAD_STORE(LOAD_EXTEND_S_I16x8)
259 WASM_LOAD_STORE(LOAD_EXTEND_U_I16x8)
260 WASM_LOAD_STORE(LOAD_EXTEND_S_I32x4)
261 WASM_LOAD_STORE(LOAD_EXTEND_U_I32x4)
262 WASM_LOAD_STORE(LOAD_EXTEND_S_I64x2)
263 WASM_LOAD_STORE(LOAD_EXTEND_U_I64x2)
264 WASM_LOAD_STORE(LOAD_ZERO_I64x2)
265 WASM_LOAD_STORE(LOAD_LANE_I64x2)
266 WASM_LOAD_STORE(STORE_LANE_I64x2)
267 return 3;
268 WASM_LOAD_STORE(LOAD_V128)
269 WASM_LOAD_STORE(STORE_V128)
270 return 4;
271 default:
272 return -1;
273 }
274#undef WASM_LOAD_STORE
275}
276
277inline unsigned GetDefaultP2Align(unsigned Opc) {
278 auto Align = GetDefaultP2AlignAny(Opc);
279 if (Align == -1U) {
280 llvm_unreachable("Only loads and stores have p2align values");
281 }
282 return Align;
283}
284
285inline bool isConst(unsigned Opc) {
286 switch (Opc) {
287 case WebAssembly::CONST_I32:
288 case WebAssembly::CONST_I32_S:
289 case WebAssembly::CONST_I64:
290 case WebAssembly::CONST_I64_S:
291 case WebAssembly::CONST_F32:
292 case WebAssembly::CONST_F32_S:
293 case WebAssembly::CONST_F64:
294 case WebAssembly::CONST_F64_S:
295 case WebAssembly::CONST_V128_I8x16:
296 case WebAssembly::CONST_V128_I8x16_S:
297 case WebAssembly::CONST_V128_I16x8:
298 case WebAssembly::CONST_V128_I16x8_S:
299 case WebAssembly::CONST_V128_I32x4:
300 case WebAssembly::CONST_V128_I32x4_S:
301 case WebAssembly::CONST_V128_I64x2:
302 case WebAssembly::CONST_V128_I64x2_S:
303 case WebAssembly::CONST_V128_F32x4:
304 case WebAssembly::CONST_V128_F32x4_S:
305 case WebAssembly::CONST_V128_F64x2:
306 case WebAssembly::CONST_V128_F64x2_S:
307 return true;
308 default:
309 return false;
310 }
311}
312
313inline bool isScalarConst(unsigned Opc) {
314 switch (Opc) {
315 case WebAssembly::CONST_I32:
316 case WebAssembly::CONST_I32_S:
317 case WebAssembly::CONST_I64:
318 case WebAssembly::CONST_I64_S:
319 case WebAssembly::CONST_F32:
320 case WebAssembly::CONST_F32_S:
321 case WebAssembly::CONST_F64:
322 case WebAssembly::CONST_F64_S:
323 return true;
324 default:
325 return false;
326 }
327}
328
329inline bool isArgument(unsigned Opc) {
330 switch (Opc) {
331 case WebAssembly::ARGUMENT_i32:
332 case WebAssembly::ARGUMENT_i32_S:
333 case WebAssembly::ARGUMENT_i64:
334 case WebAssembly::ARGUMENT_i64_S:
335 case WebAssembly::ARGUMENT_f32:
336 case WebAssembly::ARGUMENT_f32_S:
337 case WebAssembly::ARGUMENT_f64:
338 case WebAssembly::ARGUMENT_f64_S:
339 case WebAssembly::ARGUMENT_v16i8:
340 case WebAssembly::ARGUMENT_v16i8_S:
341 case WebAssembly::ARGUMENT_v8i16:
342 case WebAssembly::ARGUMENT_v8i16_S:
343 case WebAssembly::ARGUMENT_v4i32:
344 case WebAssembly::ARGUMENT_v4i32_S:
345 case WebAssembly::ARGUMENT_v2i64:
346 case WebAssembly::ARGUMENT_v2i64_S:
347 case WebAssembly::ARGUMENT_v4f32:
348 case WebAssembly::ARGUMENT_v4f32_S:
349 case WebAssembly::ARGUMENT_v2f64:
350 case WebAssembly::ARGUMENT_v2f64_S:
351 case WebAssembly::ARGUMENT_funcref:
352 case WebAssembly::ARGUMENT_funcref_S:
353 case WebAssembly::ARGUMENT_externref:
354 case WebAssembly::ARGUMENT_externref_S:
355 return true;
356 default:
357 return false;
358 }
359}
360
361inline bool isCopy(unsigned Opc) {
362 switch (Opc) {
363 case WebAssembly::COPY_I32:
364 case WebAssembly::COPY_I32_S:
365 case WebAssembly::COPY_I64:
366 case WebAssembly::COPY_I64_S:
367 case WebAssembly::COPY_F32:
368 case WebAssembly::COPY_F32_S:
369 case WebAssembly::COPY_F64:
370 case WebAssembly::COPY_F64_S:
371 case WebAssembly::COPY_V128:
372 case WebAssembly::COPY_V128_S:
373 case WebAssembly::COPY_FUNCREF:
374 case WebAssembly::COPY_FUNCREF_S:
375 case WebAssembly::COPY_EXTERNREF:
376 case WebAssembly::COPY_EXTERNREF_S:
377 return true;
378 default:
379 return false;
380 }
381}
382
383inline bool isTee(unsigned Opc) {
384 switch (Opc) {
385 case WebAssembly::TEE_I32:
386 case WebAssembly::TEE_I32_S:
387 case WebAssembly::TEE_I64:
388 case WebAssembly::TEE_I64_S:
389 case WebAssembly::TEE_F32:
390 case WebAssembly::TEE_F32_S:
391 case WebAssembly::TEE_F64:
392 case WebAssembly::TEE_F64_S:
393 case WebAssembly::TEE_V128:
394 case WebAssembly::TEE_V128_S:
395 case WebAssembly::TEE_FUNCREF:
396 case WebAssembly::TEE_FUNCREF_S:
397 case WebAssembly::TEE_EXTERNREF:
398 case WebAssembly::TEE_EXTERNREF_S:
399 return true;
400 default:
401 return false;
402 }
403}
404
405inline bool isCallDirect(unsigned Opc) {
406 switch (Opc) {
407 case WebAssembly::CALL:
408 case WebAssembly::CALL_S:
409 case WebAssembly::RET_CALL:
410 case WebAssembly::RET_CALL_S:
411 return true;
412 default:
413 return false;
414 }
415}
416
417inline bool isCallIndirect(unsigned Opc) {
418 switch (Opc) {
419 case WebAssembly::CALL_INDIRECT:
420 case WebAssembly::CALL_INDIRECT_S:
421 case WebAssembly::RET_CALL_INDIRECT:
422 case WebAssembly::RET_CALL_INDIRECT_S:
423 return true;
424 default:
425 return false;
426 }
427}
428
429inline bool isBrTable(unsigned Opc) {
430 switch (Opc) {
431 case WebAssembly::BR_TABLE_I32:
432 case WebAssembly::BR_TABLE_I32_S:
433 case WebAssembly::BR_TABLE_I64:
434 case WebAssembly::BR_TABLE_I64_S:
435 return true;
436 default:
437 return false;
438 }
439}
440
441inline bool isMarker(unsigned Opc) {
442 switch (Opc) {
443 case WebAssembly::BLOCK:
444 case WebAssembly::BLOCK_S:
445 case WebAssembly::END_BLOCK:
446 case WebAssembly::END_BLOCK_S:
447 case WebAssembly::LOOP:
448 case WebAssembly::LOOP_S:
449 case WebAssembly::END_LOOP:
450 case WebAssembly::END_LOOP_S:
451 case WebAssembly::TRY:
452 case WebAssembly::TRY_S:
453 case WebAssembly::END_TRY:
454 case WebAssembly::END_TRY_S:
455 return true;
456 default:
457 return false;
458 }
459}
460
461inline bool isCatch(unsigned Opc) {
462 switch (Opc) {
463 case WebAssembly::CATCH:
464 case WebAssembly::CATCH_S:
465 case WebAssembly::CATCH_ALL:
466 case WebAssembly::CATCH_ALL_S:
467 return true;
468 default:
469 return false;
470 }
471}
472
473inline bool isLocalGet(unsigned Opc) {
474 switch (Opc) {
475 case WebAssembly::LOCAL_GET_I32:
476 case WebAssembly::LOCAL_GET_I32_S:
477 case WebAssembly::LOCAL_GET_I64:
478 case WebAssembly::LOCAL_GET_I64_S:
479 case WebAssembly::LOCAL_GET_F32:
480 case WebAssembly::LOCAL_GET_F32_S:
481 case WebAssembly::LOCAL_GET_F64:
482 case WebAssembly::LOCAL_GET_F64_S:
483 case WebAssembly::LOCAL_GET_V128:
484 case WebAssembly::LOCAL_GET_V128_S:
485 case WebAssembly::LOCAL_GET_FUNCREF:
486 case WebAssembly::LOCAL_GET_FUNCREF_S:
487 case WebAssembly::LOCAL_GET_EXTERNREF:
488 case WebAssembly::LOCAL_GET_EXTERNREF_S:
489 return true;
490 default:
491 return false;
492 }
493}
494
495inline bool isLocalSet(unsigned Opc) {
496 switch (Opc) {
497 case WebAssembly::LOCAL_SET_I32:
498 case WebAssembly::LOCAL_SET_I32_S:
499 case WebAssembly::LOCAL_SET_I64:
500 case WebAssembly::LOCAL_SET_I64_S:
501 case WebAssembly::LOCAL_SET_F32:
502 case WebAssembly::LOCAL_SET_F32_S:
503 case WebAssembly::LOCAL_SET_F64:
504 case WebAssembly::LOCAL_SET_F64_S:
505 case WebAssembly::LOCAL_SET_V128:
506 case WebAssembly::LOCAL_SET_V128_S:
507 case WebAssembly::LOCAL_SET_FUNCREF:
508 case WebAssembly::LOCAL_SET_FUNCREF_S:
509 case WebAssembly::LOCAL_SET_EXTERNREF:
510 case WebAssembly::LOCAL_SET_EXTERNREF_S:
511 return true;
512 default:
513 return false;
514 }
515}
516
517inline bool isLocalTee(unsigned Opc) {
518 switch (Opc) {
519 case WebAssembly::LOCAL_TEE_I32:
520 case WebAssembly::LOCAL_TEE_I32_S:
521 case WebAssembly::LOCAL_TEE_I64:
522 case WebAssembly::LOCAL_TEE_I64_S:
523 case WebAssembly::LOCAL_TEE_F32:
524 case WebAssembly::LOCAL_TEE_F32_S:
525 case WebAssembly::LOCAL_TEE_F64:
526 case WebAssembly::LOCAL_TEE_F64_S:
527 case WebAssembly::LOCAL_TEE_V128:
528 case WebAssembly::LOCAL_TEE_V128_S:
529 case WebAssembly::LOCAL_TEE_FUNCREF:
530 case WebAssembly::LOCAL_TEE_FUNCREF_S:
531 case WebAssembly::LOCAL_TEE_EXTERNREF:
532 case WebAssembly::LOCAL_TEE_EXTERNREF_S:
533 return true;
534 default:
535 return false;
536 }
537}
538
539static const unsigned UnusedReg = -1u;
540
541// For a given stackified WAReg, return the id number to print with push/pop.
542unsigned inline getWARegStackId(unsigned Reg) {
543 assert(Reg & INT32_MIN);
544 return Reg & INT32_MAX;
545}
546
547} // end namespace WebAssembly
548} // end namespace llvm
549
550#define GET_SUBTARGETINFO_ENUM
551#include "WebAssemblyGenSubtargetInfo.inc"
552
553#endif
unsigned Reg
assert(ImpDefSCC.getReg()==AMDGPU::SCC &&ImpDefSCC.isDef())
#define WASM_LOAD_STORE(NAME)
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
@ OPERAND_FIRST_TARGET
Definition: MCInstrDesc.h:78
TOF
Target Operand Flag enum.
bool isLocalTee(unsigned Opc)
bool isArgument(unsigned Opc)
bool isCallIndirect(unsigned Opc)
unsigned GetDefaultP2Align(unsigned Opc)
bool isMarker(unsigned Opc)
bool isBrTable(unsigned Opc)
bool isCatch(unsigned Opc)
static const unsigned UnusedReg
static const unsigned Nop
Instruction opcodes emitted via means other than CodeGen.
cl::opt< bool > WasmEnableEH
bool isCopy(unsigned Opc)
cl::opt< bool > WasmEnableSjLj
bool isTee(unsigned Opc)
static const unsigned End
bool isConst(unsigned Opc)
cl::opt< bool > WasmEnableEmEH
@ OPERAND_GLOBAL
Global index.
@ OPERAND_OFFSET64
64-bit unsigned memory offsets.
@ OPERAND_I32IMM
32-bit integer immediates.
@ OPERAND_P2ALIGN
p2align immediate for load and store address alignment.
@ OPERAND_TABLE
32-bit unsigned table number.
@ OPERAND_VEC_I64IMM
64-bit vector lane immediate
@ OPERAND_VEC_I16IMM
16-bit vector lane immediate
@ OPERAND_TYPEINDEX
type signature immediate for call_indirect.
@ OPERAND_FUNCTION32
32-bit unsigned function indices.
@ OPERAND_F32IMM
32-bit floating-point immediates.
@ OPERAND_BASIC_BLOCK
Basic block label in a branch construct.
@ OPERAND_VEC_I32IMM
32-bit vector lane immediate
@ OPERAND_BRLIST
A list of branch targets for br_list.
@ OPERAND_F64IMM
64-bit floating-point immediates.
@ OPERAND_VEC_I8IMM
8-bit vector lane immediate
@ OPERAND_SIGNATURE
signature immediate for block/loop.
@ OPERAND_I64IMM
64-bit integer immediates.
@ OPERAND_OFFSET32
32-bit unsigned memory offsets.
unsigned GetDefaultP2AlignAny(unsigned Opc)
Return the default p2align value for a load or store with the given opcode.
cl::opt< bool > WasmEnableEmSjLj
bool isCallDirect(unsigned Opc)
bool isScalarConst(unsigned Opc)
unsigned getWARegStackId(unsigned Reg)
bool isLocalSet(unsigned Opc)
bool isLocalGet(unsigned Opc)
This is an optimization pass for GlobalISel generic memory operations.
Definition: AddressRanges.h:18
MCCodeEmitter * createWebAssemblyMCCodeEmitter(const MCInstrInfo &MCII, MCContext &Ctx)
MCAsmBackend * createWebAssemblyAsmBackend(const Triple &TT)
std::unique_ptr< MCObjectTargetWriter > createWebAssemblyWasmObjectWriter(bool Is64Bit, bool IsEmscripten)
This struct is a compact representation of a valid (non-zero power of two) alignment.
Definition: Alignment.h:39