13#ifndef LLVM_LIB_TARGET_ARM_ARMBASEINSTRINFO_H
14#define LLVM_LIB_TARGET_ARM_ARMBASEINSTRINFO_H
29#include "llvm/IR/IntrinsicsARM.h"
34#define GET_INSTRINFO_HEADER
35#include "ARMGenInstrInfo.inc"
39class ARMBaseRegisterInfo;
50 unsigned LoadImmOpc,
unsigned LoadOpc)
const;
108 unsigned OpIdx2)
const override;
112 std::optional<DestSourcePair>
117 std::optional<ParamLoadedValue>
150 bool AllowModify =
false)
const override;
152 int *BytesRemoved =
nullptr)
const override;
156 int *BytesAdded =
nullptr)
const override;
171 int PIdx =
MI.findFirstPredOperandIdx();
183 bool SkipDead)
const override;
195 int &FrameIndex)
const override;
197 int &FrameIndex)
const override;
199 int &FrameIndex)
const override;
201 int &FrameIndex)
const override;
204 unsigned SrcReg,
bool KillSrc,
207 unsigned DestReg,
bool KillSrc,
212 bool KillSrc)
const override;
216 bool isKill,
int FrameIndex,
241 unsigned SubIdx,
unsigned State,
253 int64_t &Offset2)
const override;
264 int64_t Offset1, int64_t Offset2,
265 unsigned NumLoads)
const override;
272 unsigned NumCycles,
unsigned ExtraPredCycles,
277 unsigned NumF,
unsigned ExtraF,
282 return NumCycles == 1;
286 unsigned NumInsts)
const override;
297 Register &SrcReg2, int64_t &CmpMask,
298 int64_t &CmpValue)
const override;
305 Register SrcReg2, int64_t CmpMask, int64_t CmpValue,
310 unsigned &FalseOp,
bool &Optimizable)
const override;
314 bool)
const override;
328 unsigned UseIdx)
const override;
330 SDNode *DefNode,
unsigned DefIdx,
332 unsigned UseIdx)
const override;
335 std::pair<uint16_t, uint16_t>
348 std::pair<unsigned, unsigned>
357 bool OutlineFromLinkOnceODRs)
const override;
360 std::vector<outliner::Candidate> &RepeatedSequenceLocs)
const override;
362 Function &
F, std::vector<outliner::Candidate> &Candidates)
const override;
365 unsigned Flags)
const override;
367 unsigned &Flags)
const override;
379 return MI->getOpcode() == ARM::t2LoopEndDec ||
380 MI->getOpcode() == ARM::t2DoLoopStartTP ||
381 MI->getOpcode() == ARM::t2WhileLoopStartLR ||
382 MI->getOpcode() == ARM::t2WhileLoopStartTP;
387 std::unique_ptr<TargetInstrInfo::PipelinerLoopInfo>
400 bool CFI,
bool Auth)
const;
435 unsigned DefClass,
unsigned DefIdx,
436 unsigned DefAlign)
const;
439 unsigned DefClass,
unsigned DefIdx,
440 unsigned DefAlign)
const;
443 unsigned UseClass,
unsigned UseIdx,
444 unsigned UseAlign)
const;
447 unsigned UseClass,
unsigned UseIdx,
448 unsigned UseAlign)
const;
451 unsigned DefIdx,
unsigned DefAlign,
454 unsigned UseAlign)
const;
456 std::optional<unsigned> getOperandLatencyImpl(
458 unsigned DefIdx,
const MCInstrDesc &DefMCID,
unsigned DefAdj,
460 unsigned UseIdx,
const MCInstrDesc &UseMCID,
unsigned UseAdj)
const;
462 unsigned getPredicationCost(
const MachineInstr &
MI)
const override;
466 unsigned *PredCost =
nullptr)
const override;
475 unsigned UseIdx)
const override;
478 unsigned DefIdx)
const override;
493 bool isReallyTriviallyReMaterializable(
const MachineInstr &
MI)
const override;
510 return MLxEntryMap.
count(Opcode);
517 unsigned &AddSubOpc,
bool &NegAcc,
518 bool &HasLane)
const;
524 return MLxHazardOpcodes.
count(Opcode);
541 return MI.getOperand(3).getReg();
548 if (RegClassID == ARM::MQPRRegClass.getID())
549 return ARM::PseudoARMInitUndefMQPR;
550 if (RegClassID == ARM::SPRRegClass.getID())
551 return ARM::PseudoARMInitUndefSPR;
552 if (RegClassID == ARM::DPR_VFP2RegClass.getID())
553 return ARM::PseudoARMInitUndefDPR_VFP2;
554 if (RegClassID == ARM::GPRRegClass.getID())
555 return ARM::PseudoARMInitUndefGPR;
565 unsigned PredReg = 0) {
587 return Opc == ARM::B || Opc == ARM::tB || Opc == ARM::t2B;
594 return Opc == ARM::MVE_VPTv16i8 || Opc == ARM::MVE_VPTv16u8 ||
595 Opc == ARM::MVE_VPTv16s8 || Opc == ARM::MVE_VPTv8i16 ||
596 Opc == ARM::MVE_VPTv8u16 || Opc == ARM::MVE_VPTv8s16 ||
597 Opc == ARM::MVE_VPTv4i32 || Opc == ARM::MVE_VPTv4u32 ||
598 Opc == ARM::MVE_VPTv4s32 || Opc == ARM::MVE_VPTv4f32 ||
599 Opc == ARM::MVE_VPTv8f16 || Opc == ARM::MVE_VPTv16i8r ||
600 Opc == ARM::MVE_VPTv16u8r || Opc == ARM::MVE_VPTv16s8r ||
601 Opc == ARM::MVE_VPTv8i16r || Opc == ARM::MVE_VPTv8u16r ||
602 Opc == ARM::MVE_VPTv8s16r || Opc == ARM::MVE_VPTv4i32r ||
603 Opc == ARM::MVE_VPTv4u32r || Opc == ARM::MVE_VPTv4s32r ||
604 Opc == ARM::MVE_VPTv4f32r || Opc == ARM::MVE_VPTv8f16r ||
605 Opc == ARM::MVE_VPST;
613 case ARM::MVE_VCMPf32:
614 return ARM::MVE_VPTv4f32;
615 case ARM::MVE_VCMPf16:
616 return ARM::MVE_VPTv8f16;
617 case ARM::MVE_VCMPi8:
618 return ARM::MVE_VPTv16i8;
619 case ARM::MVE_VCMPi16:
620 return ARM::MVE_VPTv8i16;
621 case ARM::MVE_VCMPi32:
622 return ARM::MVE_VPTv4i32;
623 case ARM::MVE_VCMPu8:
624 return ARM::MVE_VPTv16u8;
625 case ARM::MVE_VCMPu16:
626 return ARM::MVE_VPTv8u16;
627 case ARM::MVE_VCMPu32:
628 return ARM::MVE_VPTv4u32;
629 case ARM::MVE_VCMPs8:
630 return ARM::MVE_VPTv16s8;
631 case ARM::MVE_VCMPs16:
632 return ARM::MVE_VPTv8s16;
633 case ARM::MVE_VCMPs32:
634 return ARM::MVE_VPTv4s32;
636 case ARM::MVE_VCMPf32r:
637 return ARM::MVE_VPTv4f32r;
638 case ARM::MVE_VCMPf16r:
639 return ARM::MVE_VPTv8f16r;
640 case ARM::MVE_VCMPi8r:
641 return ARM::MVE_VPTv16i8r;
642 case ARM::MVE_VCMPi16r:
643 return ARM::MVE_VPTv8i16r;
644 case ARM::MVE_VCMPi32r:
645 return ARM::MVE_VPTv4i32r;
646 case ARM::MVE_VCMPu8r:
647 return ARM::MVE_VPTv16u8r;
648 case ARM::MVE_VCMPu16r:
649 return ARM::MVE_VPTv8u16r;
650 case ARM::MVE_VCMPu32r:
651 return ARM::MVE_VPTv4u32r;
652 case ARM::MVE_VCMPs8r:
653 return ARM::MVE_VPTv16s8r;
654 case ARM::MVE_VCMPs16r:
655 return ARM::MVE_VPTv8s16r;
656 case ARM::MVE_VCMPs32r:
657 return ARM::MVE_VPTv4s32r;
663 return Opc == ARM::Bcc || Opc == ARM::tBcc || Opc == ARM::t2Bcc;
667 return Opc == ARM::BR_JTr || Opc == ARM::BR_JTm_i12 ||
668 Opc == ARM::BR_JTm_rs || Opc == ARM::BR_JTadd || Opc == ARM::tBR_JTr ||
674 return Opc == ARM::BX || Opc == ARM::MOVPCRX || Opc == ARM::tBRIND;
678 int Opc =
MI.getOpcode();
684 case ARM::BLX_pred_noip:
686 case ARM::BMOVPCRX_CALL:
687 case ARM::TCRETURNri:
688 case ARM::TCRETURNrinotr12:
692 case ARM::tBLXr_noip:
694 case ARM::tBLXNS_CALL:
702 case ARM::BMOVPCB_CALL:
705 case ARM::TCRETURNdi:
715 case ARM::tBL_PUSHLR:
716 case ARM::tTAILJMPdND:
727 int opc =
MI.getOpcode();
733 return Opc == ARM::SpeculationBarrierISBDSBEndBB ||
734 Opc == ARM::SpeculationBarrierSBEndBB ||
735 Opc == ARM::t2SpeculationBarrierISBDSBEndBB ||
736 Opc == ARM::t2SpeculationBarrierSBEndBB;
740 return Opc == ARM::tPOP_RET || Opc == ARM::LDMIA_RET ||
741 Opc == ARM::t2LDMIA_RET || Opc == ARM::tPOP || Opc == ARM::LDMIA_UPD ||
742 Opc == ARM::t2LDMIA_UPD || Opc == ARM::VLDMDIA_UPD;
746 return Opc == ARM::tPUSH || Opc == ARM::t2STMDB_UPD ||
747 Opc == ARM::STMDB_UPD || Opc == ARM::VSTMDDB_UPD;
751 return Opc == ARM::SUBri ||
752 Opc == ARM::tSUBi3 || Opc == ARM::tSUBi8 ||
753 Opc == ARM::tSUBSi3 || Opc == ARM::tSUBSi8 ||
754 Opc == ARM::t2SUBri || Opc == ARM::t2SUBri12 || Opc == ARM::t2SUBSri;
758 return Opc == ARM::MOVr || Opc == ARM::tMOVr || Opc == ARM::t2MOVr;
771 if (featureBits[ARM::HasV8Ops] && (Num & 0xE) != 0xE)
776 if (featureBits[ARM::HasV8_1MMainlineOps] &&
777 ((Num & 0xE) == 0x8 || (Num & 0xE) == 0xE))
784 unsigned Opc =
MI.getOpcode();
786 case ARM::SEH_StackAlloc:
787 case ARM::SEH_SaveRegs:
788 case ARM::SEH_SaveRegs_Ret:
789 case ARM::SEH_SaveSP:
790 case ARM::SEH_SaveFRegs:
791 case ARM::SEH_SaveLR:
793 case ARM::SEH_Nop_Ret:
794 case ARM::SEH_PrologEnd:
795 case ARM::SEH_EpilogStart:
796 case ARM::SEH_EpilogEnd:
820 const DebugLoc &dl, Register DestReg,
821 Register BaseReg,
int NumBytes,
823 const ARMBaseInstrInfo &
TII,
unsigned MIFlags = 0);
827 const DebugLoc &dl, Register DestReg,
828 Register BaseReg,
int NumBytes,
830 const ARMBaseInstrInfo &
TII,
unsigned MIFlags = 0);
833 const DebugLoc &dl, Register DestReg,
834 Register BaseReg,
int NumBytes,
835 const TargetInstrInfo &
TII,
836 const ARMBaseRegisterInfo &
MRI,
837 unsigned MIFlags = 0);
845 MachineFunction &MF, MachineInstr *
MI,
853 Register FrameReg,
int &
Offset,
854 const ARMBaseInstrInfo &
TII);
857 Register FrameReg,
int &
Offset,
858 const ARMBaseInstrInfo &
TII,
859 const TargetRegisterInfo *
TRI);
864 const TargetRegisterInfo *
TRI);
869 const TargetRegisterInfo *
TRI);
882 const ARMSubtarget *Subtarget,
883 bool ForCodesize =
false);
889 const ARMSubtarget *Subtarget,
890 bool ForCodesize =
false);
897 switch (
MI.getOpcode()) {
914 return Scale *
MI.getOperand(ImmOp).getImm();
925 return std::abs(Imm) < ((1 << 7) * 1);
927 return std::abs(Imm) < ((1 << 7) * 2) && Imm % 2 == 0;
929 return std::abs(Imm) < ((1 << 7) * 4) && Imm % 4 == 0;
931 return std::abs(Imm) < ((1 << 8) * 1);
933 return Imm >= 0 && Imm < ((1 << 8) * 1);
935 return Imm < 0 && -Imm < ((1 << 8) * 1);
937 return std::abs(Imm) < ((1 << 8) * 4) && Imm % 4 == 0;
939 return Imm >= 0 && Imm < ((1 << 12) * 1);
941 return std::abs(Imm) < ((1 << 12) * 1);
949 if (IntInst ==
nullptr)
952 return (IntrinsicID == Intrinsic::masked_gather ||
953 IntrinsicID == Intrinsic::arm_mve_vldr_gather_base ||
954 IntrinsicID == Intrinsic::arm_mve_vldr_gather_base_predicated ||
955 IntrinsicID == Intrinsic::arm_mve_vldr_gather_base_wb ||
956 IntrinsicID == Intrinsic::arm_mve_vldr_gather_base_wb_predicated ||
957 IntrinsicID == Intrinsic::arm_mve_vldr_gather_offset ||
958 IntrinsicID == Intrinsic::arm_mve_vldr_gather_offset_predicated);
963 if (IntInst ==
nullptr)
966 return (IntrinsicID == Intrinsic::masked_scatter ||
967 IntrinsicID == Intrinsic::arm_mve_vstr_scatter_base ||
968 IntrinsicID == Intrinsic::arm_mve_vstr_scatter_base_predicated ||
969 IntrinsicID == Intrinsic::arm_mve_vstr_scatter_base_wb ||
970 IntrinsicID == Intrinsic::arm_mve_vstr_scatter_base_wb_predicated ||
971 IntrinsicID == Intrinsic::arm_mve_vstr_scatter_offset ||
972 IntrinsicID == Intrinsic::arm_mve_vstr_scatter_offset_predicated);
977 if (IntInst ==
nullptr)
unsigned const MachineRegisterInfo * MRI
MachineInstrBuilder & UseMI
MachineInstrBuilder MachineInstrBuilder & DefMI
MachineBasicBlock MachineBasicBlock::iterator DebugLoc DL
MachineBasicBlock MachineBasicBlock::iterator MBBI
BlockVerifier::State From
This file defines the DenseMap class.
const HexagonInstrInfo * TII
unsigned const TargetRegisterInfo * TRI
uint64_t IntrinsicInst * II
PowerPC TLS Dynamic Call Fixup
TargetInstrInfo::RegSubRegPairAndIdx RegSubRegPairAndIdx
const SmallVectorImpl< MachineOperand > MachineBasicBlock * TBB
const SmallVectorImpl< MachineOperand > & Cond
assert(ImpDefSCC.getReg()==AMDGPU::SCC &&ImpDefSCC.isDef())
This file defines the SmallSet class.
bool isUnspillableTerminatorImpl(const MachineInstr *MI) const override
void copyPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, const DebugLoc &DL, MCRegister DestReg, MCRegister SrcReg, bool KillSrc) const override
static bool isCPSRDefined(const MachineInstr &MI)
bool optimizeCompareInstr(MachineInstr &CmpInstr, Register SrcReg, Register SrcReg2, int64_t CmpMask, int64_t CmpValue, const MachineRegisterInfo *MRI) const override
optimizeCompareInstr - Convert the instruction to set the zero flag so that we can remove a "comparis...
bool reverseBranchCondition(SmallVectorImpl< MachineOperand > &Cond) const override
ScheduleHazardRecognizer * CreateTargetHazardRecognizer(const TargetSubtargetInfo *STI, const ScheduleDAG *DAG) const override
bool foldImmediate(MachineInstr &UseMI, MachineInstr &DefMI, Register Reg, MachineRegisterInfo *MRI) const override
foldImmediate - 'Reg' is known to be defined by a move immediate instruction, try to fold the immedia...
bool canCauseFpMLxStall(unsigned Opcode) const
canCauseFpMLxStall - Return true if an instruction of the specified opcode will cause stalls when sch...
std::pair< unsigned, unsigned > decomposeMachineOperandsTargetFlags(unsigned TF) const override
bool isProfitableToIfCvt(MachineBasicBlock &MBB, unsigned NumCycles, unsigned ExtraPredCycles, BranchProbability Probability) const override
bool ClobbersPredicate(MachineInstr &MI, std::vector< MachineOperand > &Pred, bool SkipDead) const override
const MachineInstrBuilder & AddDReg(MachineInstrBuilder &MIB, unsigned Reg, unsigned SubIdx, unsigned State, const TargetRegisterInfo *TRI) const
unsigned getNumMicroOps(const InstrItineraryData *ItinData, const MachineInstr &MI) const override
virtual unsigned getUnindexedOpcode(unsigned Opc) const =0
std::optional< RegImmPair > isAddImmediate(const MachineInstr &MI, Register Reg) const override
unsigned getPartialRegUpdateClearance(const MachineInstr &, unsigned, const TargetRegisterInfo *) const override
unsigned getNumLDMAddresses(const MachineInstr &MI) const
Get the number of addresses by LDM or VLDM or zero for unknown.
bool isProfitableToDupForIfCvt(MachineBasicBlock &MBB, unsigned NumCycles, BranchProbability Probability) const override
MachineInstr * optimizeSelect(MachineInstr &MI, SmallPtrSetImpl< MachineInstr * > &SeenMIs, bool) const override
bool produceSameValue(const MachineInstr &MI0, const MachineInstr &MI1, const MachineRegisterInfo *MRI) const override
void setExecutionDomain(MachineInstr &MI, unsigned Domain) const override
ArrayRef< std::pair< unsigned, const char * > > getSerializableBitmaskMachineOperandTargetFlags() const override
virtual const ARMBaseRegisterInfo & getRegisterInfo() const =0
ScheduleHazardRecognizer * CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II, const ScheduleDAG *DAG) const override
std::unique_ptr< TargetInstrInfo::PipelinerLoopInfo > analyzeLoopForPipelining(MachineBasicBlock *LoopBB) const override
Analyze loop L, which must be a single-basic-block loop, and if the conditions can be understood enou...
unsigned getInstSizeInBytes(const MachineInstr &MI) const override
GetInstSize - Returns the size of the specified MachineInstr.
unsigned removeBranch(MachineBasicBlock &MBB, int *BytesRemoved=nullptr) const override
void mergeOutliningCandidateAttributes(Function &F, std::vector< outliner::Candidate > &Candidates) const override
void loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, Register DestReg, int FrameIndex, const TargetRegisterClass *RC, const TargetRegisterInfo *TRI, Register VReg) const override
ARMCC::CondCodes getPredicate(const MachineInstr &MI) const
bool isFunctionSafeToOutlineFrom(MachineFunction &MF, bool OutlineFromLinkOnceODRs) const override
ARM supports the MachineOutliner.
void reMaterialize(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, Register DestReg, unsigned SubIdx, const MachineInstr &Orig, const TargetRegisterInfo &TRI) const override
bool shouldOutlineFromFunctionByDefault(MachineFunction &MF) const override
Enable outlining by default at -Oz.
std::optional< DestSourcePair > isCopyInstrImpl(const MachineInstr &MI) const override
If the specific machine instruction is an instruction that moves/copies value from one register to an...
MachineInstr & duplicate(MachineBasicBlock &MBB, MachineBasicBlock::iterator InsertBefore, const MachineInstr &Orig) const override
ScheduleHazardRecognizer * CreateTargetMIHazardRecognizer(const InstrItineraryData *II, const ScheduleDAGMI *DAG) const override
MachineBasicBlock::iterator insertOutlinedCall(Module &M, MachineBasicBlock &MBB, MachineBasicBlock::iterator &It, MachineFunction &MF, outliner::Candidate &C) const override
std::string createMIROperandComment(const MachineInstr &MI, const MachineOperand &Op, unsigned OpIdx, const TargetRegisterInfo *TRI) const override
bool isPredicated(const MachineInstr &MI) const override
bool isSchedulingBoundary(const MachineInstr &MI, const MachineBasicBlock *MBB, const MachineFunction &MF) const override
void expandLoadStackGuardBase(MachineBasicBlock::iterator MI, unsigned LoadImmOpc, unsigned LoadOpc) const
bool isPredicable(const MachineInstr &MI) const override
isPredicable - Return true if the specified instruction can be predicated.
unsigned getFramePred(const MachineInstr &MI) const
Returns predicate register associated with the given frame instruction.
Register isLoadFromStackSlotPostFE(const MachineInstr &MI, int &FrameIndex) const override
std::optional< ParamLoadedValue > describeLoadedValue(const MachineInstr &MI, Register Reg) const override
Specialization of TargetInstrInfo::describeLoadedValue, used to enhance debug entry value description...
bool analyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB, MachineBasicBlock *&FBB, SmallVectorImpl< MachineOperand > &Cond, bool AllowModify=false) const override
unsigned extraSizeToPredicateInstructions(const MachineFunction &MF, unsigned NumInsts) const override
void copyToCPSR(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, unsigned SrcReg, bool KillSrc, const ARMSubtarget &Subtarget) const
void storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, Register SrcReg, bool isKill, int FrameIndex, const TargetRegisterClass *RC, const TargetRegisterInfo *TRI, Register VReg) const override
unsigned insertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, MachineBasicBlock *FBB, ArrayRef< MachineOperand > Cond, const DebugLoc &DL, int *BytesAdded=nullptr) const override
MachineInstr * convertToThreeAddress(MachineInstr &MI, LiveVariables *LV, LiveIntervals *LIS) const override
unsigned getUndefInitOpcode(unsigned RegClassID) const override
bool areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2, int64_t &Offset1, int64_t &Offset2) const override
areLoadsFromSameBasePtr - This is used by the pre-regalloc scheduler to determine if two loads are lo...
std::optional< unsigned > getOperandLatency(const InstrItineraryData *ItinData, const MachineInstr &DefMI, unsigned DefIdx, const MachineInstr &UseMI, unsigned UseIdx) const override
bool getRegSequenceLikeInputs(const MachineInstr &MI, unsigned DefIdx, SmallVectorImpl< RegSubRegPairAndIdx > &InputRegs) const override
Build the equivalent inputs of a REG_SEQUENCE for the given MI and DefIdx.
unsigned predictBranchSizeForIfCvt(MachineInstr &MI) const override
bool getInsertSubregLikeInputs(const MachineInstr &MI, unsigned DefIdx, RegSubRegPair &BaseReg, RegSubRegPairAndIdx &InsertedReg) const override
Build the equivalent inputs of a INSERT_SUBREG for the given MI and DefIdx.
std::optional< outliner::OutlinedFunction > getOutliningCandidateInfo(const MachineModuleInfo &MMI, std::vector< outliner::Candidate > &RepeatedSequenceLocs) const override
bool expandPostRAPseudo(MachineInstr &MI) const override
outliner::InstrType getOutliningTypeImpl(const MachineModuleInfo &MMI, MachineBasicBlock::iterator &MIT, unsigned Flags) const override
bool SubsumesPredicate(ArrayRef< MachineOperand > Pred1, ArrayRef< MachineOperand > Pred2) const override
bool shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2, int64_t Offset1, int64_t Offset2, unsigned NumLoads) const override
shouldScheduleLoadsNear - This is a used by the pre-regalloc scheduler to determine (in conjunction w...
bool PredicateInstruction(MachineInstr &MI, ArrayRef< MachineOperand > Pred) const override
void copyFromCPSR(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, unsigned DestReg, bool KillSrc, const ARMSubtarget &Subtarget) const
std::pair< uint16_t, uint16_t > getExecutionDomain(const MachineInstr &MI) const override
VFP/NEON execution domains.
bool isProfitableToUnpredicate(MachineBasicBlock &TMBB, MachineBasicBlock &FMBB) const override
bool isFpMLxInstruction(unsigned Opcode) const
isFpMLxInstruction - Return true if the specified opcode is a fp MLA / MLS instruction.
bool isSwiftFastImmShift(const MachineInstr *MI) const
Returns true if the instruction has a shift by immediate that can be executed in one cycle less.
ArrayRef< std::pair< unsigned, const char * > > getSerializableDirectMachineOperandTargetFlags() const override
Register isStoreToStackSlotPostFE(const MachineInstr &MI, int &FrameIndex) const override
bool analyzeCompare(const MachineInstr &MI, Register &SrcReg, Register &SrcReg2, int64_t &CmpMask, int64_t &CmpValue) const override
analyzeCompare - For a comparison instruction, return the source registers in SrcReg and SrcReg2 if h...
Register isStoreToStackSlot(const MachineInstr &MI, int &FrameIndex) const override
void breakPartialRegDependency(MachineInstr &, unsigned, const TargetRegisterInfo *TRI) const override
bool isMBBSafeToOutlineFrom(MachineBasicBlock &MBB, unsigned &Flags) const override
void buildOutlinedFrame(MachineBasicBlock &MBB, MachineFunction &MF, const outliner::OutlinedFunction &OF) const override
Register isLoadFromStackSlot(const MachineInstr &MI, int &FrameIndex) const override
const ARMSubtarget & getSubtarget() const
MachineInstr * commuteInstructionImpl(MachineInstr &MI, bool NewMI, unsigned OpIdx1, unsigned OpIdx2) const override
Commutes the operands in the given instruction.
bool analyzeSelect(const MachineInstr &MI, SmallVectorImpl< MachineOperand > &Cond, unsigned &TrueOp, unsigned &FalseOp, bool &Optimizable) const override
bool getExtractSubregLikeInputs(const MachineInstr &MI, unsigned DefIdx, RegSubRegPairAndIdx &InputReg) const override
Build the equivalent inputs of a EXTRACT_SUBREG for the given MI and DefIdx.
bool shouldSink(const MachineInstr &MI) const override
ArrayRef - Represent a constant reference to an array (0 or more elements consecutively in memory),...
This class represents an Operation in the Expression.
size_type count(const_arg_type_t< KeyT > Val) const
Return 1 if the specified key is in the map, 0 otherwise.
Container class for subtarget features.
Itinerary data supplied by a subtarget to be used by a target.
A wrapper class for inspecting calls to intrinsic functions.
Intrinsic::ID getIntrinsicID() const
Return the intrinsic ID of this intrinsic.
Describe properties that are true of each instruction in the target description file.
Wrapper class representing physical registers. Should be passed by value.
MachineInstrBundleIterator< MachineInstr > iterator
Representation of each machine instruction.
This class contains meta information specific to a module.
MachineOperand class - Representation of each machine instruction operand.
static MachineOperand CreateImm(int64_t Val)
static MachineOperand CreateReg(Register Reg, bool isDef, bool isImp=false, bool isKill=false, bool isDead=false, bool isUndef=false, bool isEarlyClobber=false, unsigned SubReg=0, bool isDebug=false, bool isInternalRead=false, bool isRenamable=false)
MachineRegisterInfo - Keep track of information for virtual and physical registers,...
A Module instance is used to store all the information related to an LLVM module.
Wrapper class representing virtual and physical registers.
Represents one node in the SelectionDAG.
ScheduleDAGMI is an implementation of ScheduleDAGInstrs that simply schedules machine instructions ac...
HazardRecognizer - This determines whether or not an instruction can be issued this cycle,...
A templated base class for SmallPtrSet which provides the typesafe interface that is common across al...
SmallSet - This maintains a set of unique values, optimizing for the case when the set is small (less...
size_type count(const T &V) const
count - Return 1 if the element is in the set, 0 otherwise.
This class consists of common code factored out of the SmallVector class to reduce code duplication b...
StringRef - Represent a constant reference to a string, i.e.
TargetInstrInfo - Interface to description of machine instruction set.
TargetRegisterInfo base class - We assume that the target defines a static array of TargetRegisterDes...
Provide an instruction scheduling machine model to CodeGen passes.
TargetSubtargetInfo - Generic base class for all target subtargets.
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
@ C
The default llvm calling convention, compatible with C.
InstrType
Represents how an instruction should be mapped by the outliner.
This is an optimization pass for GlobalISel generic memory operations.
static bool isIndirectCall(const MachineInstr &MI)
MachineInstr * findCMPToFoldIntoCBZ(MachineInstr *Br, const TargetRegisterInfo *TRI)
Search backwards from a tBcc to find a tCMPi8 against 0, meaning we can convert them to a tCBZ or tCB...
static bool isCondBranchOpcode(int Opc)
bool HasLowerConstantMaterializationCost(unsigned Val1, unsigned Val2, const ARMSubtarget *Subtarget, bool ForCodesize=false)
Returns true if Val1 has a lower Constant Materialization Cost than Val2.
static bool isPushOpcode(int Opc)
void addPredicatedMveVpredNOp(MachineInstrBuilder &MIB, unsigned Cond)
unsigned getBLXpredOpcode(const MachineFunction &MF)
static bool isIndirectBranchOpcode(int Opc)
static bool isVPTOpcode(int Opc)
bool isLegalAddressImm(unsigned Opcode, int Imm, const TargetInstrInfo *TII)
bool rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx, Register FrameReg, int &Offset, const ARMBaseInstrInfo &TII, const TargetRegisterInfo *TRI)
bool registerDefinedBetween(unsigned Reg, MachineBasicBlock::iterator From, MachineBasicBlock::iterator To, const TargetRegisterInfo *TRI)
Return true if Reg is defd between From and To.
static std::array< MachineOperand, 2 > predOps(ARMCC::CondCodes Pred, unsigned PredReg=0)
Get the operands corresponding to the given Pred value.
static bool isSEHInstruction(const MachineInstr &MI)
static bool isMovRegOpcode(int Opc)
bool isGather(IntrinsicInst *IntInst)
static bool isSubImmOpcode(int Opc)
bool isGatherScatter(IntrinsicInst *IntInst)
bool tryFoldSPUpdateIntoPushPop(const ARMSubtarget &Subtarget, MachineFunction &MF, MachineInstr *MI, unsigned NumBytes)
Tries to add registers to the reglist of a given base-updating push/pop instruction to adjust the sta...
static bool isJumpTableBranchOpcode(int Opc)
static bool isPopOpcode(int Opc)
void addPredicatedMveVpredROp(MachineInstrBuilder &MIB, unsigned Cond, unsigned Inactive)
static bool isValidCoprocessorNumber(unsigned Num, const FeatureBitset &featureBits)
isValidCoprocessorNumber - decide whether an explicit coprocessor number is legal in generic instruct...
void addUnpredicatedMveVpredROp(MachineInstrBuilder &MIB, Register DestReg)
unsigned ConstantMaterializationCost(unsigned Val, const ARMSubtarget *Subtarget, bool ForCodesize=false)
Returns the number of instructions required to materialize the given constant in a register,...
bool rewriteARMFrameIndex(MachineInstr &MI, unsigned FrameRegIdx, Register FrameReg, int &Offset, const ARMBaseInstrInfo &TII)
rewriteARMFrameIndex / rewriteT2FrameIndex - Rewrite MI to access 'Offset' bytes from the FP.
static bool isIndirectControlFlowNotComingBack(const MachineInstr &MI)
void emitThumbRegPlusImmediate(MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI, const DebugLoc &dl, Register DestReg, Register BaseReg, int NumBytes, const TargetInstrInfo &TII, const ARMBaseRegisterInfo &MRI, unsigned MIFlags=0)
emitThumbRegPlusImmediate - Emits a series of instructions to materialize a destreg = basereg + immed...
ARMCC::CondCodes getInstrPredicate(const MachineInstr &MI, Register &PredReg)
getInstrPredicate - If instruction is predicated, returns its predicate condition,...
unsigned getMatchingCondBranchOpcode(unsigned Opc)
static bool isUncondBranchOpcode(int Opc)
bool isScatter(IntrinsicInst *IntInst)
static MachineOperand t1CondCodeOp(bool isDead=false)
Get the operand corresponding to the conditional code result for Thumb1.
static unsigned VCMPOpcodeToVPT(unsigned Opcode)
static MachineOperand condCodeOp(unsigned CCReg=0)
Get the operand corresponding to the conditional code result.
unsigned gettBLXrOpcode(const MachineFunction &MF)
int getAddSubImmediate(MachineInstr &MI)
static bool isSpeculationBarrierEndBBOpcode(int Opc)
unsigned getBLXOpcode(const MachineFunction &MF)
void addUnpredicatedMveVpredNOp(MachineInstrBuilder &MIB)
void emitARMRegPlusImmediate(MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI, const DebugLoc &dl, Register DestReg, Register BaseReg, int NumBytes, ARMCC::CondCodes Pred, Register PredReg, const ARMBaseInstrInfo &TII, unsigned MIFlags=0)
emitARMRegPlusImmediate / emitT2RegPlusImmediate - Emits a series of instructions to materializea des...
unsigned convertAddSubFlagsOpcode(unsigned OldOpc)
Map pseudo instructions that imply an 'S' bit onto real opcodes.
void emitT2RegPlusImmediate(MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI, const DebugLoc &dl, Register DestReg, Register BaseReg, int NumBytes, ARMCC::CondCodes Pred, Register PredReg, const ARMBaseInstrInfo &TII, unsigned MIFlags=0)
Description of the encoding of one expression Op.
A pair composed of a register and a sub-register index.
An individual sequence of instructions to be replaced with a call to an outlined function.
The information necessary to create an outlined function for some class of candidate.