- d -
- D : BuiltinGCs.cpp
- D3DSystemValueNames : DXContainer.cpp
- da : DependenceAnalysis.cpp
- DataBankMask : ARMHazardRecognizer.cpp
- DbgNVJCount : HexagonNewValueJump.cpp
- DCELimit : StackSlotColoring.cpp
- dcMips16Helper : Mips16ISelLowering.cpp
- DDGDotFilenamePrefix : DDGPrinter.cpp
- Debug : Debug.cpp
- DEBUG_TYPE : R600ExpandSpecialInstrs.cpp, SIWholeQuadMode.cpp, R600OptimizeVectorRegisters.cpp, R600Packetizer.cpp, SIAnnotateControlFlow.cpp, SIFixSGPRCopies.cpp, SIFormMemoryClauses.cpp, SIInsertWaitcnts.cpp, SILateBranchLowering.cpp, SILoadStoreOptimizer.cpp, SILowerI1Copies.cpp, SILowerSGPRSpills.cpp, SILowerWWMCopies.cpp, SIOptimizeExecMasking.cpp, SIOptimizeExecMaskingPreRA.cpp, SIPreAllocateWWMRegs.cpp, AMDGPULowerModuleLDSPass.cpp, AMDGPURegBankSelect.cpp, SIOptimizeVGPRLiveRange.cpp, AMDGPUMarkLastScratchLoad.cpp, AMDGPUPostLegalizerCombiner.cpp, AMDGPUPreLegalizerCombiner.cpp, AMDGPUPromoteAlloca.cpp, AMDGPUPromoteKernelArguments.cpp, AMDGPURegBankCombiner.cpp, AMDGPURegBankLegalize.cpp, R600ControlFlowFinalizer.cpp, AMDGPURewriteOutArguments.cpp, AMDGPURewriteUndefForPHI.cpp, AMDGPUUnifyDivergentExitNodes.cpp, GCNNSAReassign.cpp, GCNPreRAOptimizations.cpp, GCNRewritePartialRegUses.cpp, R600ClauseMergePass.cpp, X86FastTileConfig.cpp, PPCVSXSwapRemoval.cpp, RISCVO0PreLegalizerCombiner.cpp, RISCVPostLegalizerCombiner.cpp, RISCVPreLegalizerCombiner.cpp, WebAssemblyExceptionInfo.cpp, X86AvoidStoreForwardingBlocks.cpp, X86CmovConversion.cpp, X86FastPreTileConfig.cpp, PPCVSXFMAMutate.cpp, X86FlagsCopyLowering.cpp, X86FloatingPoint.cpp, X86LowerAMXIntrinsics.cpp, X86LowerAMXType.cpp, X86TileConfig.cpp, InferAddressSpaces.cpp, ScalarizeMaskedMemIntrin.cpp, HexagonVectorCombine.cpp, DXILDataScalarization.cpp, DXILFinalizeLinkage.cpp, DXILFlattenArrays.cpp, DXILIntrinsicExpansion.cpp, DXILOpLowering.cpp, DXILPrepare.cpp, DXILResourceAccess.cpp, DXILResourceAnalysis.cpp, MVETPAndVPTOptimisationsPass.cpp, MipsPostLegalizerCombiner.cpp, MipsPreLegalizerCombiner.cpp, PPCBranchCoalescing.cpp, PPCCTRLoops.cpp, PPCMIPeephole.cpp, PPCReduceCRLogicals.cpp, PPCTLSDynamicCall.cpp, MachineBlockPlacement.cpp, ImplicitNullChecks.cpp, IndirectBrExpandPass.cpp, InterleavedAccessPass.cpp, InterleavedLoadCombinePass.cpp, LazyMachineBlockFrequencyInfo.cpp, LiveDebugVariables.cpp, LiveStacks.cpp, MachineBlockFrequencyInfo.cpp, Localizer.cpp, MachineCheckDebugify.cpp, MachineCombiner.cpp, MachineCSE.cpp, MachineDebugify.cpp, MachineLICM.cpp, MachinePipeliner.cpp, MachineRegionInfo.cpp, MachineScheduler.cpp, EarlyIfConversion.cpp, AMDGPULowerKernelAttributes.cpp, LazyBlockFrequencyInfo.cpp, LazyBranchProbabilityInfo.cpp, StackSafetyAnalysis.cpp, AtomicExpandPass.cpp, CodeGenPrepare.cpp, ComplexDeinterleavingPass.cpp, DwarfEHPrepare.cpp, MachineSink.cpp, ExpandMemCmp.cpp, FixupStatepointCallerSaved.cpp, CSEInfo.cpp, InstructionSelect.cpp, IRTranslator.cpp, Legalizer.cpp, LoadStoreOpt.cpp, AArch64PreLegalizerCombiner.cpp, WasmEHPrepare.cpp, AArch64A57FPLoadBalancing.cpp, AArch64FalkorHWPFFix.cpp, AArch64StackTagging.cpp, AArch64O0PreLegalizerCombiner.cpp, AArch64PostLegalizerCombiner.cpp, AArch64PostLegalizerLowering.cpp, AArch64PostSelectOptimize.cpp, TwoAddressInstructionPass.cpp, AMDGPUAnnotateUniformValues.cpp, AMDGPUAtomicOptimizer.cpp, AMDGPUCodeGenPrepare.cpp, AMDGPUGlobalISelDivergenceLowering.cpp, AMDGPULateCodeGenPrepare.cpp, AMDGPULowerBufferFatPointers.cpp, AMDGPULowerKernelArguments.cpp, RenameIndependentSubregs.cpp, MachineStripDebug.cpp, MachineTraceMetrics.cpp, MIRSampleProfile.cpp, PeepholeOptimizer.cpp, PHIElimination.cpp, PrologEpilogInserter.cpp, PseudoProbeInserter.cpp, RemoveLoadsIntoFakeUses.cpp, StackSlotColoring.cpp, ReplaceWithVeclib.cpp, SafeStack.cpp, SelectOptimize.cpp, ShadowStackGCLowering.cpp, SpillPlacement.cpp, StackColoring.cpp, StackProtector.cpp
- DebugBufferSize : Debug.cpp
- DebugDiv : AggressiveAntiDepBreaker.cpp, PostRASchedulerList.cpp
- DebugifyAndStripAll : TargetPassConfig.cpp
- DebugifyCheckAndStripAll : TargetPassConfig.cpp
- DebugMod : AggressiveAntiDepBreaker.cpp, PostRASchedulerList.cpp
- DebugOnly : Debug.cpp
- DebugOnlyOptLoc : Debug.cpp
- DebugReply : InteractiveModelRunner.cpp
- DeduceICVValues : OpenMPOpt.cpp
- DefaultAliasRegex : PassBuilder.cpp
- DefaultAMDHSACodeObjectVersion : AMDGPUBaseInfo.cpp
- DefaultArch : HexagonMCTargetDesc.cpp
- DefaultCheckPrefixes : FileCheck.cpp
- DefaultCommentPrefixes : FileCheck.cpp
- DefaultCutoffsData : ProfileSummaryBuilder.cpp
- DefaultFloatSpecs : DataLayout.cpp
- DefaultGCOVVersion : GCOVProfiling.cpp
- DefaultIntSpecs : DataLayout.cpp
- defaultListDAGScheduler : SelectionDAGISel.cpp
- DefaultMaxBBsToExplore : CFG.cpp
- DefaultMaxUsesToExplore : CaptureTracking.cpp
- DefaultMemGranularity : MemProfiler.cpp
- DefaultPad : CommandLine.cpp
- DefaultPipelineMagicStr : SandboxVectorizer.cpp
- DefaultPointerSpecs : DataLayout.cpp
- defaultRegAlloc : TargetPassConfig.cpp
- DefaultRotationThreshold : LoopRotation.cpp
- DefaultSafeSPDisplacement : AArch64FrameLowering.cpp
- DefaultSchedRegistry : MachineScheduler.cpp
- DefaultShadowScale : MemProfiler.cpp
- DefaultThreshold : InlineCost.cpp
- DefaultTimerGroup : Timer.cpp
- DefaultTripCount : LoopCacheAnalysis.cpp
- DefaultVal : SPIRVModuleAnalysis.cpp
- DefaultVALUInstsThreshold : AMDGPUSetWavePriority.cpp
- DefaultVectorSpecs : DataLayout.cpp
- DefMI : AArch64ExpandPseudoInsts.cpp
- Deinterleaving : ComplexDeinterleavingPass.cpp
- Delinearize : DependenceAnalysis.cpp
- DemoteCatchSwitchPHIOnlyOpt : WinEHPrepare.cpp
- DependFilename : Main.cpp
- DepGraphDotFileNamePrefix : Attributor.cpp
- DevirtCheckMode : WholeProgramDevirt.cpp
- DF : Debugify.cpp
- dfMips16Helper : Mips16ISelLowering.cpp
- DFPRegDecoderTable : SparcDisassembler.cpp
- DiffBinary : PrintPasses.cpp
- Disable2AddrHack : ScheduleDAGRRList.cpp
- Disable_bswap : BPFSubtarget.cpp
- Disable_gotol : BPFSubtarget.cpp
- Disable_ldsx : BPFSubtarget.cpp
- Disable_movsx : BPFSubtarget.cpp
- Disable_sdiv_smod : BPFSubtarget.cpp
- Disable_StoreImm : BPFSubtarget.cpp
- DisableA15SDOptimization : ARMTargetMachine.cpp
- DisableAddiLoadHeuristic : PPCMachineScheduler.cpp
- DisableAdvancedPeeling : LoopPeel.cpp
- DisableAdvCopyOpt : PeepholeOptimizer.cpp
- DisableAll : LoopIdiomVectorize.cpp
- DisableAModeOpt : HexagonTargetMachine.cpp
- DisableArgsMinAlignment : HexagonISelLowering.cpp
- DisableAtExitBasedGlobalDtorLowering : TargetPassConfig.cpp
- DisableAutoPairedVecSt : PPCISelLowering.cpp, PPCRegisterInfo.cpp
- DisableAutoUpgradeDebugInfo : AutoUpgrade.cpp
- DisableBackwardSearch : MipsDelaySlotFiller.cpp
- DisableBinopExtractShuffle : VectorCombine.cpp
- DisableBitcodeVersionUpgrade : IRSymtab.cpp
- DisableBlockPlacement : TargetPassConfig.cpp
- DisableBPFavoidSpeculation : BPFAdjustOpt.cpp
- DisableBPFserializeICMP : BPFAdjustOpt.cpp
- DisableBranchFold : TargetPassConfig.cpp
- DisableBranchOpts : CodeGenPrepare.cpp
- DisableByteCmp : LoopIdiomVectorize.cpp
- DisableCFIFixup : TargetPassConfig.cpp
- DisableCGDataForMerging : GlobalMergeFunctions.cpp
- DisableCGP : TargetPassConfig.cpp
- DisableCheckNoReturn : StackProtector.cpp
- DisableCHR : ControlHeightReduction.cpp
- DisableCleanups : WinEHPrepare.cpp
- DisableClusteredLowOccupancy : GCNSchedStrategy.cpp
- DisableCmpOpt : PPCInstrInfo.cpp
- DisableColoring : StackColoring.cpp
- DisableComplexAddrModes : CodeGenPrepare.cpp
- DisableConstantHoisting : TargetPassConfig.cpp
- DisableCopyProp : TargetPassConfig.cpp
- DisableCostPerUse : RISCVRegisterInfo.cpp
- DisableCTRLoopAnal : PPCInstrInfo.cpp
- DisableCTRLoops : PPCTargetMachine.cpp
- DisableCvtToDSuffix : LoongArchOptWInstrs.cpp
- DisableDeallocRet : HexagonFrameLowering.cpp
- DisableDelaySlotFiller : MipsDelaySlotFiller.cpp, DelaySlotFiller.cpp
- DisableDeletePHIs : CodeGenPrepare.cpp
- DisableDelinearizationChecks : DependenceAnalysis.cpp
- DisableDemotion : WinEHPrepare.cpp
- DisableDFASched : ResourcePriorityQueue.cpp
- DisableDiamond : IfConversion.cpp
- DisableEarlyIfConversion : TargetPassConfig.cpp
- DisableEarlyTailDup : TargetPassConfig.cpp
- DisableEdgeSplitting : PHIElimination.cpp
- DisableExpandReductions : TargetPassConfig.cpp
- DisableExtLdPromotion : CodeGenPrepare.cpp
- DisableFixup : HexagonAsmBackend.cpp
- DisableForkedDiamond : IfConversion.cpp
- DisableForwardSearch : MipsDelaySlotFiller.cpp
- DisableFRMInsertOpt : RISCVInsertReadWriteCSR.cpp
- DisableGCOpts : CodeGenPrepare.cpp
- DisableGEPConstOperand : InlineCost.cpp
- DisableGlobalOutlining : MachineOutliner.cpp
- DisableHardwareLoops : HexagonTargetMachine.cpp
- DisableHazardRecognizer : TargetInstrInfo.cpp
- DisableHCP : HexagonTargetMachine.cpp
- DisableHexagonCFGOpt : HexagonTargetMachine.cpp
- DisableHexagonMask : HexagonTargetMachine.cpp
- DisableHexagonMISched : HexagonSubtarget.cpp
- DisableHexagonPeephole : HexagonPeephole.cpp
- DisableHoistingToHotterBlocks : MachineLICM.cpp
- DisableHSDR : HexagonTargetMachine.cpp
- DisableHVX : HexagonMCTargetDesc.cpp
- DisableI2pP2iOpt : Instructions.cpp
- DisableICP : IndirectCallPromotion.cpp
- DisableILPPref : PPCISelLowering.cpp
- DisableInnermostLoopAlign32 : PPCISelLowering.cpp
- DisableInstrFormPrep : PPCTargetMachine.cpp
- DisableInternalization : OpenMPOpt.cpp
- DisableLastRunTracking : LastRunTrackingAnalysis.cpp
- DisableLayoutFSProfileLoader : TargetPassConfig.cpp
- DisableLazyLoading : MetadataLoader.cpp
- DisableLeafProc : SparcFrameLowering.cpp
- DisableLFTR : IndVarSimplify.cpp
- DisableLIRPAll : LoopIdiomRecognize.cpp
- DisableLIRPMemcpy : LoopIdiomRecognize.cpp
- DisableLIRPMemset : LoopIdiomRecognize.cpp
- DisableLoadStoreVectorizer : NVPTXTargetMachine.cpp
- DisableLoadWidening : HexagonTargetMachine.cpp
- DisableLoopAlign : HexagonLoopAlign.cpp
- DisableLoopAlignment : SIISelLowering.cpp
- DisableLoopLevelHeuristics : SelectOptimize.cpp
- DisableLowOverheadLoops : ARMTargetTransformInfo.cpp
- DisableLSR : TargetPassConfig.cpp
- DisableMachineCSE : TargetPassConfig.cpp
- DisableMachineDCE : TargetPassConfig.cpp
- DisableMachineLICM : TargetPassConfig.cpp
- DisableMachineSink : TargetPassConfig.cpp
- DisableMemAluCombiner : LanaiMemAluCombiner.cpp
- DisableMemcpyIdiom : HexagonLoopIdiomRecognition.cpp
- DisableMemmoveIdiom : HexagonLoopIdiomRecognition.cpp
- DisableMemOPOPT : PGOMemOPSizeOpt.cpp
- DisableMergeICmps : TargetPassConfig.cpp
- DisableMIPeephole : PPCTargetMachine.cpp, BPFTargetMachine.cpp
- DisableMultiRegionPartialInline : PartialInlining.cpp
- DisableMultiVectorSpillFill : AArch64FrameLowering.cpp
- DisableNAPhysCopyOpt : PeepholeOptimizer.cpp
- DisableNewValueJumps : HexagonNewValueJump.cpp
- DisableNoFreeInference : FunctionAttrs.cpp
- DisableNoUnwindInference : FunctionAttrs.cpp
- DisableNVSchedule : HexagonInstrInfo.cpp
- DisableOmitDLS : ARMLowOverheadLoops.cpp
- DisableOpenMPOptBarrierElimination : OpenMPOpt.cpp
- DisableOpenMPOptDeglobalization : OpenMPOpt.cpp
- DisableOpenMPOptFolding : OpenMPOpt.cpp
- DisableOpenMPOptimizations : OpenMPOpt.cpp
- DisableOpenMPOptSPMDization : OpenMPOpt.cpp
- DisableOpenMPOptStateMachineRewrite : OpenMPOpt.cpp
- DisableOptExtTo64 : HexagonPeephole.cpp
- DisableOptSZExt : HexagonPeephole.cpp
- DisableP10StoreForward : PPCISelLowering.cpp
- DisablePacketizer : HexagonVLIWPacketizer.cpp
- DisableParallelDSP : ARMParallelDSP.cpp
- DisablePartialInlining : PartialInlining.cpp
- DisablePartialLibcallInlining : TargetPassConfig.cpp
- DisablePeephole : PeepholeOptimizer.cpp
- DisablePerfectShuffle : PPCISelLowering.cpp
- DisablePNotP : HexagonPeephole.cpp
- DisablePostRAMachineLICM : TargetPassConfig.cpp
- DisablePostRAMachineSink : TargetPassConfig.cpp
- DisablePostRASched : TargetPassConfig.cpp
- DisablePPCConstHoist : PPCTargetTransformInfo.cpp
- DisablePPCPreinc : PPCISelLowering.cpp
- DisablePPCUnaligned : PPCISelLowering.cpp
- DisablePreheaderProtect : CodeGenPrepare.cpp
- DisablePreInliner : PassBuilderPipelines.cpp
- DisablePromotion : TypePromotion.cpp, LICM.cpp
- DisableRAFSProfileLoader : TargetPassConfig.cpp
- DisableRegAllocHints : RISCVRegisterInfo.cpp
- DisableRegAllocNDDHints : X86RegisterInfo.cpp
- DisableReplaceWithVecLib : TargetPassConfig.cpp
- DisableRequireStructuredCFG : NVPTXTargetMachine.cpp
- DisableSampleLoaderInlining : SampleProfile.cpp
- DisableSchedCriticalPath : ScheduleDAGRRList.cpp
- DisableSchedCycles : ScheduleDAGRRList.cpp
- DisableSchedHeight : ScheduleDAGRRList.cpp
- DisableSchedLiveUses : ScheduleDAGRRList.cpp
- DisableSchedPhysRegJoin : ScheduleDAGRRList.cpp
- DisableSchedRegPressure : ScheduleDAGRRList.cpp
- DisableSchedStalls : ScheduleDAGRRList.cpp
- DisableSchedVRegCycle : ScheduleDAGRRList.cpp
- DisableSCO : PPCISelLowering.cpp
- DisableSelectOptimize : TargetPassConfig.cpp
- DisableSelectToBranch : CodeGenPrepare.cpp
- DisableSeparateConstOffsetFromGEP : SeparateConstOffsetFromGEP.cpp
- DisableSExtWRemoval : LoongArchOptWInstrs.cpp, RISCVOptWInstrs.cpp
- DisableSharing : StackSlotColoring.cpp
- DisableShifterOp : ARMISelDAGToDAG.cpp
- DisableShuffle : HexagonMCShuffler.cpp
- DisableSimple : IfConversion.cpp
- DisableSimpleF : IfConversion.cpp
- DisableSSC : TargetPassConfig.cpp
- DisableStoreExtract : CodeGenPrepare.cpp
- DisableStoreWidening : HexagonTargetMachine.cpp
- DisableStrictNodeMutation : TargetLoweringBase.cpp
- DisableStripWSuffix : RISCVOptWInstrs.cpp
- DisableSuccBBSearch : MipsDelaySlotFiller.cpp
- DisableSymbolicationFlag : Signals.cpp
- DisableSymbolizationEnv : Signals.cpp
- DisableTailDuplicate : TargetPassConfig.cpp
- DisableTailPredication : ARMLowOverheadLoops.cpp
- DisableThinLTOPropagation : FunctionAttrs.cpp
- DisableTriangle : IfConversion.cpp
- DisableTriangleF : IfConversion.cpp
- DisableTriangleR : IfConversion.cpp
- DisableUnclusterHighRP : GCNSchedStrategy.cpp
- DisableValueProfiling : PGOInstrumentation.cpp
- DisableVecDblNVStores : HexagonVLIWPacketizer.cpp
- DisableVectorCombine : VectorCombine.cpp
- DisableVectorMaskMutation : RISCVTargetMachine.cpp
- DisableVSXFMAMutate : PPCVSXFMAMutate.cpp
- DisableVSXSwapRemoval : PPCTargetMachine.cpp
- DisableWebAssemblyFallthroughReturnOpt : WebAssemblyPeephole.cpp
- DisableWholeProgramVisibility : WholeProgramDevirt.cpp
- DisableX86AvoidStoreForwardBlocks : X86AvoidStoreForwardingBlocks.cpp
- DisableX86DomainReassignment : X86DomainReassignment.cpp
- DisableX86LEAOpt : X86OptimizeLEAs.cpp
- DispFormPrepMinThreshold : PPCLoopInstrFormPrep.cpp
- DistancePower : CodeLayout.cpp
- DistributeNonIfConvertible : LoopDistribute.cpp
- DistributeSCEVCheckThreshold : LoopDistribute.cpp
- DL : ARMSLSHardening.cpp, X86PartialReduction.cpp
- DM : Debugify.cpp
- DMBLookaheadThreshold : AArch64TargetTransformInfo.cpp
- DoComdatRenaming : PGOInstrumentation.cpp
- DomConditionsMaxUses : ValueTracking.cpp
- domfrontier : DominanceFrontier.cpp, MachineDominanceFrontier.cpp
- DontExpandCondPseudos16 : Mips16ISelLowering.cpp
- DotBinary : StandardInstrumentations.cpp
- DotCfgDir : StandardInstrumentations.cpp
- DotCFGMSSA : MemorySSA.cpp
- DotFilePathPrefix : MemProfContextDisambiguation.cpp
- DotOnly : DDGPrinter.cpp
- DoubleRegs : SparcAsmParser.cpp
- DoubleTyID : Mips16HardFloat.cpp
- DPairDecoderTable : ARMDisassembler.cpp
- DPairSpacedDecoderTable : ARMDisassembler.cpp
- DPRDecoderTable : ARMDisassembler.cpp
- DRegList : AArch64CallingConvention.cpp, ARMCallingConv.cpp
- DropNonTrivialImplicitNullChecks : SimpleLoopUnswitch.cpp
- DroppedVarStats : StandardInstrumentations.cpp
- DropScaledForVScale : LoopStrengthReduce.cpp
- DSCRValue : PPCPreEmitPeephole.cpp
- dsp : ARMParallelDSP.cpp
- dump_intrs : MachineCombiner.cpp
- DumpCCG : MemProfContextDisambiguation.cpp
- DumpDepGraph : Attributor.cpp
- DumpRegUsage : RegisterUsageInfo.cpp
- DumpReproducers : ConstraintElimination.cpp
- DumpThinCGSCCs : LTO.cpp
- Duplication : TailDuplication.cpp
- DuplicationThreshold : CallSiteSplitting.cpp
- DWARF5FormClasses : DWARFFormValue.cpp
- DWARF_CFI_PRIMARY_OPCODE_MASK : DWARFDebugFrame.cpp
- DWARF_CFI_PRIMARY_OPERAND_MASK : DWARFDebugFrame.cpp
- DwarfExtendedLoc : MCAsmInfo.cpp
- DwarfInlinedStrings : DwarfDebug.cpp
- DwarfLinkageNames : DwarfDebug.cpp
- DwarfOpConvert : DwarfDebug.cpp
- DwarfSectionsAsReferences : DwarfDebug.cpp
- DWSecNames : ELFLinkGraphBuilder.cpp
- DXILOpNamePrefix : DXILOpBuilder.cpp