- i -
- IdentifyValidPoisonGeneratingAttributes() : InlineFunction.cpp
- IdentifyValidUBGeneratingAttributes() : InlineFunction.cpp
- Idx() : DeadArgumentElimination.cpp
- if() : PassBuilderBindings.cpp, DeadArgumentElimination.cpp, X86PartialReduction.cpp, RISCVRedundantCopyElimination.cpp, NVVMReflect.cpp, NVVMIntrRange.cpp, ARMLowOverheadLoops.cpp, AArch64MIPeepholeOpt.cpp, ARMLowOverheadLoops.cpp, PassBuilderBindings.cpp, AArch64MIPeepholeOpt.cpp, AArch64AdvSIMDScalarPass.cpp
- IfNeededExtSP() : XCoreFrameLowering.cpp
- IfNeededLDAWSP() : XCoreFrameLowering.cpp
- ignoreCallingConv() : SimplifyLibCalls.cpp
- ignored() : DeadArgumentElimination.cpp
- ignoreOp() : GlobalMergeFunctions.cpp
- ignoreStrippedErrors() : COFFObjectFile.cpp
- iJIT_GetNewMethodID() : jitprofiling.c, jitprofiling.h
- iJIT_IsProfilingActive() : jitprofiling.c, jitprofiling.h
- iJIT_NotifyEvent() : jitprofiling.c, jitprofiling.h
- iJIT_RegisterCallbackEx() : jitprofiling.c, jitprofiling.h
- imageIntrinsicOptimizerImpl() : AMDGPUImageIntrinsicOptimizer.cpp
- immediateOffsetOpcode() : Thumb2InstrInfo.cpp
- ImmInRange() : MicroMipsSizeReduction.cpp
- impliesPoison() : ScalarEvolution.cpp, ValueTracking.cpp
- importedSymbolBegin() : COFFObjectFile.cpp
- importedSymbolEnd() : COFFObjectFile.cpp
- imposeStackOrdering() : WebAssemblyRegStackify.cpp
- InBlock() : SelectionDAGBuilder.cpp
- inBoundsForPair() : AArch64LoadStoreOptimizer.cpp
- incDecVectorConstant() : X86ISelLowering.cpp
- includesPoison() : ValueTracking.cpp, Utils.cpp
- includesUndef() : ValueTracking.cpp, Utils.cpp
- incomingValuesAreCompatible() : SimplifyCFG.cpp
- IncorporateFunctionInfoGlobalBBIDs() : ValueEnumerator.cpp, DXILValueEnumerator.cpp
- incorporateNewSCCRange() : CGSCCPassManager.cpp
- increaseSetPressure() : RegisterPressure.cpp
- incrementLoc() : AArch64AsmParser.cpp
- indexReallyValid() : Analysis.cpp
- indirectCopyToAGPR() : SIInstrInfo.cpp
- inferAlignment() : InferAlignment.cpp
- inferAllPrototypeAttributes() : InferFunctionAttrs.cpp
- inferAttrsFromFunctionBodies() : FunctionAttrs.cpp
- inferConvergent() : FunctionAttrs.cpp
- inferDSOLocal() : BitcodeReader.cpp
- inferInitializes() : FunctionAttrs.cpp
- InferPointerInfo() : SelectionDAG.cpp
- initAccumulator() : MipsSEISelLowering.cpp
- initAndLookupTarget() : LTOBackend.cpp
- initBlock() : BitstreamRemarkSerializer.cpp
- initBranchWeights() : LoopPeel.cpp
- initCommonOptions() : CommandLine.cpp
- initialize() : TargetLibraryInfo.cpp
- INITIALIZE_PASS() : RISCVGatherScatterLowering.cpp, NVPTXLowerAggrCopies.cpp, RISCVExpandPseudoInsts.cpp, RISCVExpandAtomicPseudoInsts.cpp, RISCVDeadRegisterDefinitions.cpp, PPCLowerMASSVEntries.cpp, PPCBranchSelector.cpp, PPCBoolRetToInt.cpp, NVVMReflect.cpp, NVVMIntrRange.cpp, NVPTXProxyRegErasure.cpp, NVPTXLowerUnreachable.cpp, NVPTXLowerAlloca.cpp, SPIRVModuleAnalysis.cpp, RISCVInsertReadWriteCSR.cpp, RISCVInsertVSETVLI.cpp, RISCVInsertWriteVXRM.cpp, RISCVMakeCompressible.cpp, RISCVMergeBaseOffset.cpp, RISCVMoveMerger.cpp, RISCVOptWInstrs.cpp, RISCVPostRAExpandPseudoInsts.cpp, RISCVPushPopOptimizer.cpp, RISCVRedundantCopyElimination.cpp, RISCVVectorPeephole.cpp, LeonPasses.cpp, SPIRVEmitIntrinsics.cpp, LoongArchDeadRegisterDefinitions.cpp, HexagonFrameLowering.cpp, PPCGenScalarMASSEntries.cpp, HexagonGenMemAbsolute.cpp, HexagonGenMux.cpp, HexagonLoopAlign.cpp, HexagonOptimizeSZextends.cpp, HexagonPeephole.cpp, HexagonSplitConst32AndConst64.cpp, HexagonSplitDouble.cpp, HexagonTfrCleanup.cpp, HexagonVectorPrint.cpp, HexagonVExtract.cpp, LanaiMemAluCombiner.cpp, NVPTXGenericToNVVM.cpp, LoongArchExpandAtomicPseudoInsts.cpp, LoongArchExpandPseudoInsts.cpp, LoongArchISelDAGToDAG.cpp, LoongArchMergeBaseOffset.cpp, LoongArchOptWInstrs.cpp, MicroMipsSizeReduction.cpp, MipsBranchExpansion.cpp, MipsDelaySlotFiller.cpp, NVPTXAliasAnalysis.cpp, NVPTXAllocaHoisting.cpp, NVPTXAssignValidGlobalNames.cpp, NVPTXAtomicLower.cpp, NVPTXCtorDtorLowering.cpp, X86ExpandPseudo.cpp, WebAssemblyOptimizeLiveIntervals.cpp, WebAssemblyOptimizeReturned.cpp, WebAssemblyPeephole.cpp, WebAssemblyRefTypeMem2Local.cpp, WebAssemblyRegColoring.cpp, WebAssemblyRegNumbering.cpp, WebAssemblyRegStackify.cpp, WebAssemblyReplacePhysRegs.cpp, WebAssemblySetP2AlignOperands.cpp, X86ArgumentStackSlotRebase.cpp, X86CallFrameOptimization.cpp, X86DomainReassignment.cpp, X86DynAllocaExpander.cpp, WebAssemblyNullifyDebugValueLists.cpp, X86LoadValueInjectionRetHardening.cpp, X86OptimizeLEAs.cpp, X86PartialReduction.cpp, X86WinEHState.cpp, X86WinFixupBufferSecurityCheck.cpp, XCoreLowerThreadLocal.cpp, DeadArgumentElimination.cpp, ExpandVariadics.cpp, LoopExtractor.cpp, LowerAtomicPass.cpp, Reassociate.cpp, LowerGlobalDtors.cpp, LowerInvoke.cpp, WebAssemblyCleanCodeAfterTrap.cpp, SPIRVRegularizer.cpp, SPIRVStripConvergentIntrinsics.cpp, SystemZCopyPhysRegs.cpp, SystemZElimCompare.cpp, SystemZLDCleanup.cpp, SystemZLongBranch.cpp, SystemZPostRewrite.cpp, SystemZShortenInst.cpp, SystemZTDC.cpp, WebAssemblyAddMissingPrototypes.cpp, WebAssemblyArgumentMove.cpp, WebAssemblyCFGSort.cpp, WebAssemblyCFGStackify.cpp, SPIRVPrepareFunctions.cpp, WebAssemblyDebugFixup.cpp, WebAssemblyExplicitLocals.cpp, WebAssemblyFixBrTableDefaults.cpp, WebAssemblyFixFunctionBitcasts.cpp, WebAssemblyFixIrreducibleControlFlow.cpp, WebAssemblyISelDAGToDAG.cpp, WebAssemblyLateEHPrepare.cpp, WebAssemblyLowerBrUnless.cpp, WebAssemblyLowerEmscriptenEHSjLj.cpp, WebAssemblyLowerRefTypesIntPtrConv.cpp, WebAssemblyMCLowerPrePass.cpp, WebAssemblyMemIntrinsicResults.cpp, MachineSink.cpp, LiveRangeShrink.cpp, LocalStackSlotAllocation.cpp, LowerEmuTLS.cpp, MachineCFGPrinter.cpp, MachineCopyPropagation.cpp, MachineDominators.cpp, MachineFunctionPrinterPass.cpp, MachineFunctionSplitter.cpp, MachineInstrBundle.cpp, MachineLateInstrsCleanup.cpp, MachineOutliner.cpp, MachinePostDominators.cpp, LiveDebugValues.cpp, MachineVerifier.cpp, MLRegAllocEvictAdvisor.cpp, OptimizePHIs.cpp, PostRAHazardRecognizer.cpp, PostRASchedulerList.cpp, ProcessImplicitDefs.cpp, ReachingDefAnalysis.cpp, RegAllocEvictionAdvisor.cpp, RegAllocFast.cpp, RegAllocPriorityAdvisor.cpp, RemoveRedundantDebugValues.cpp, ResetMachineFunctionPass.cpp, SjLjEHPrepare.cpp, BranchFolding.cpp, AliasAnalysis.cpp, CallPrinter.cpp, DomPrinter.cpp, IRSimilarityIdentifier.cpp, ModuleSummaryAnalysis.cpp, PostDominators.cpp, ProfileSummaryInfo.cpp, RegionPrinter.cpp, ScopedNoAliasAA.cpp, TypeBasedAliasAnalysis.cpp, BasicBlockSectionsProfileReader.cpp, HexagonEarlyIfConv.cpp, CFGuardLongjmp.cpp, CFIFixup.cpp, CFIInstrInserter.cpp, DeadMachineInstructionElim.cpp, EHContGuardCatchret.cpp, ExpandPostRAPseudos.cpp, FinalizeISel.cpp, FuncletLayout.cpp, GCEmptyBasicBlocks.cpp, GCMetadata.cpp, GCRootLowering.cpp, GISelKnownBits.cpp, JMCInstrumenter.cpp, ARMSLSHardening.cpp, AMDGPUAliasAnalysis.cpp, AMDGPUAnnotateKernelFeatures.cpp, AMDGPUCtorDtorLowering.cpp, AMDGPUOpenCLEnqueuedBlockLowering.cpp, AMDGPUPerfHintAnalysis.cpp, AMDGPUResourceUsageAnalysis.cpp, AMDGPUUnifyMetadata.cpp, SILowerControlFlow.cpp, ARMBlockPlacement.cpp, ARMBranchTargets.cpp, ARMExpandPseudoInsts.cpp, ARMLoadStoreOptimizer.cpp, ARMLowOverheadLoops.cpp, StackFrameLayoutAnalysisPass.cpp, MVEGatherScatterLowering.cpp, MVELaneInterleavingPass.cpp, Thumb2SizeReduction.cpp, AVRExpandPseudoInsts.cpp, AVRShiftExpand.cpp, BPFCheckAndAdjustIR.cpp, HexagonBitSimplify.cpp, HexagonBranchRelaxation.cpp, HexagonCFGOptimizer.cpp, HexagonConstPropagation.cpp, HexagonCopyHoisting.cpp, HexagonCopyToCombine.cpp, SlotIndexes.cpp, AArch64StorePairSuppress.cpp, SMEPeepholeOpt.cpp, StackMapLivenessAnalysis.cpp, TailDuplication.cpp, UnreachableBlockElim.cpp, VirtRegMap.cpp, WinEHPrepare.cpp, Dominators.cpp, IRPrintingPasses.cpp, AArch64A53Fix835769.cpp, AArch64AdvSIMDScalarPass.cpp, AArch64Arm64ECCallLowering.cpp, AArch64BranchTargets.cpp, AArch64CollectLOH.cpp, AArch64CondBrTuning.cpp, AArch64CompressJumpTables.cpp, AArch64SpeculationHardening.cpp, AArch64SLSHardening.cpp, AArch64SIMDInstrOpt.cpp, AArch64RedundantCopyElimination.cpp, AArch64PointerAuth.cpp, AArch64MIPeepholeOpt.cpp, HexagonFixupHwLoops.cpp, AArch64LowerHomogeneousPrologEpilog.cpp, AArch64LoadStoreOptimizer.cpp, AArch64ExpandPseudoInsts.cpp, AArch64DeadRegisterDefinitionsPass.cpp
- INITIALIZE_PASS_BEGIN() : DXILShaderFlags.cpp, DXILResourceAnalysis.cpp, DXILResourceAccess.cpp, DXILPrettyPrinter.cpp, DXILPrepare.cpp, DXILOpLowering.cpp, DXILIntrinsicExpansion.cpp, DXILFlattenArrays.cpp, DXILFinalizeLinkage.cpp, DXILDataScalarization.cpp, DXContainerGlobals.cpp, MVETPAndVPTOptimisationsPass.cpp, ARMTargetMachine.cpp, ARMParallelDSP.cpp, ARMLoadStoreOptimizer.cpp, ARMFixCortexA57AES1742098Pass.cpp, ARCOptAddrMode.cpp, HexagonGenPredicate.cpp, HexagonVectorCombine.cpp, HexagonRDFOpt.cpp, HexagonOptAddrMode.cpp, HexagonNewValueJump.cpp, HexagonLoopIdiomRecognition.cpp, HexagonLoadStoreWidening.cpp, HexagonHardwareLoops.cpp, DXILTranslateMetadata.cpp, HexagonGenInsert.cpp, HexagonGenExtract.cpp, HexagonExpandCondsets.cpp, HexagonConstExtenders.cpp, HexagonCommonGEP.cpp, HexagonBitSimplify.cpp, DXILWriterPass.cpp, AMDGPUUnifyDivergentExitNodes.cpp, R600MachineCFGStructurizer.cpp, R600ExpandSpecialInstrs.cpp, R600EmitClauseMarkers.cpp, R600ControlFlowFinalizer.cpp, R600ClauseMergePass.cpp, GCNRewritePartialRegUses.cpp, GCNPreRAOptimizations.cpp, GCNNSAReassign.cpp, R600OptimizeVectorRegisters.cpp, AMDGPUSwLowerLDS.cpp, AMDGPURewriteUndefForPHI.cpp, AMDGPURewriteOutArguments.cpp, AMDGPURegBankSelect.cpp, AMDGPURegBankLegalize.cpp, AMDGPURegBankCombiner.cpp, AMDGPUPromoteKernelArguments.cpp, AMDGPUPromoteAlloca.cpp, SILoadStoreOptimizer.cpp, SIWholeQuadMode.cpp, SIPreAllocateWWMRegs.cpp, SIOptimizeVGPRLiveRange.cpp, SIOptimizeExecMaskingPreRA.cpp, SIOptimizeExecMasking.cpp, SILowerWWMCopies.cpp, SILowerSGPRSpills.cpp, SILowerI1Copies.cpp, ARCBranchFinalize.cpp, SILateBranchLowering.cpp, SIInsertWaitcnts.cpp, SIFormMemoryClauses.cpp, SIFixSGPRCopies.cpp, AMDGPUPromoteAlloca.cpp, SIAnnotateControlFlow.cpp, R600Packetizer.cpp, LICM.cpp, Scalarizer.cpp, ScalarizeMaskedMemIntrin.cpp, PlaceSafepoints.cpp, PartiallyInlineLibCalls.cpp, MergeICmps.cpp, LoopTermFold.cpp, LoopStrengthReduce.cpp, LoopDataPrefetch.cpp, SeparateConstOffsetFromGEP.cpp, InstSimplifyPass.cpp, InferAddressSpaces.cpp, FlattenCFGPass.cpp, EarlyCSE.cpp, ConstantHoisting.cpp, ObjCARCContract.cpp, LoopExtractor.cpp, EntryExitInstrumenter.cpp, NaryReassociate.cpp, LoadStoreVectorizer.cpp, UnifyLoopExits.cpp, Mem2Reg.cpp, LowerSwitch.cpp, LoopSimplify.cpp, LCSSA.cpp, FixIrreducible.cpp, AlwaysInliner.cpp, CanonicalizeFreezeInLoops.cpp, TailRecursionElimination.cpp, StructurizeCFG.cpp, StraightLineStrengthReduce.cpp, SROA.cpp, SpeculativeExecution.cpp, SimplifyCFGPass.cpp, PPCReduceCRLogicals.cpp, SPIRVMergeRegionExitTargets.cpp, SPIRVConvergenceRegionAnalysis.cpp, RISCVPreLegalizerCombiner.cpp, RISCVPostLegalizerCombiner.cpp, RISCVO0PreLegalizerCombiner.cpp, PPCVSXSwapRemoval.cpp, PPCVSXFMAMutate.cpp, PPCTLSDynamicCall.cpp, SPIRVStructurizer.cpp, PPCMIPeephole.cpp, PPCCTRLoopsVerify.cpp, PPCCTRLoops.cpp, PPCBranchCoalescing.cpp, NVPTXLowerArgs.cpp, MipsPreLegalizerCombiner.cpp, MipsPostLegalizerCombiner.cpp, HexagonVLIWPacketizer.cpp, X86LoadValueInjectionLoadHardening.cpp, InstructionCombining.cpp, X86TileConfig.cpp, X86TargetMachine.cpp, X86SpeculativeLoadHardening.cpp, X86PreTileConfig.cpp, X86LowerTileCopy.cpp, X86LowerAMXType.cpp, X86LowerAMXIntrinsics.cpp, HexagonVectorLoopCarriedReuse.cpp, X86FloatingPoint.cpp, X86FlagsCopyLowering.cpp, X86FastTileConfig.cpp, X86FastPreTileConfig.cpp, X86CmovConversion.cpp, X86AvoidStoreForwardingBlocks.cpp, WebAssemblyExceptionInfo.cpp, Legalizer.cpp, InterleavedLoadCombinePass.cpp, InterleavedAccessPass.cpp, IndirectBrExpandPass.cpp, ImplicitNullChecks.cpp, GlobalMergeFunctions.cpp, RegBankSelect.cpp, Localizer.cpp, LoadStoreOpt.cpp, LazyMachineBlockFrequencyInfo.cpp, IRTranslator.cpp, InstructionSelect.cpp, CSEInfo.cpp, GCRootLowering.cpp, FixupStatepointCallerSaved.cpp, ExpandReductions.cpp, ExpandMemCmp.cpp, ExpandLargeFpConvert.cpp, MachineBlockPlacement.cpp, MachineDominanceFrontier.cpp, MachineDebugify.cpp, MachineCycleAnalysis.cpp, MachineCSE.cpp, MachineCombiner.cpp, MachineCheckDebugify.cpp, MachineBranchProbabilityInfo.cpp, ExpandLargeDivRem.cpp, MachineBlockPlacement.cpp, MachineBlockFrequencyInfo.cpp, LiveVariables.cpp, LiveStacks.cpp, LiveRegMatrix.cpp, LiveIntervals.cpp, LiveDebugVariables.cpp, GlobalsModRef.cpp, ModuleSummaryAnalysis.cpp, MemorySSA.cpp, MemoryDependenceAnalysis.cpp, LoopInfo.cpp, LazyValueInfo.cpp, LazyBranchProbabilityInfo.cpp, LazyBlockFrequencyInfo.cpp, IVUsers.cpp, OptimizationRemarkEmitter.cpp, DominanceFrontier.cpp, DependenceAnalysis.cpp, CycleAnalysis.cpp, BranchProbabilityInfo.cpp, BlockFrequencyInfo.cpp, BasicAliasAnalysis.cpp, AliasAnalysis.cpp, AMDGPUPrintfRuntimeBinding.cpp, AtomicExpandPass.cpp, EarlyIfConversion.cpp, DwarfEHPrepare.cpp, ComplexDeinterleavingPass.cpp, CodeGenPrepare.cpp, CallBrPrepare.cpp, BasicBlockSections.cpp, BasicBlockPathCloning.cpp, AMDGPUPreLegalizerCombiner.cpp, BitcodeWriterPass.cpp, UniformityAnalysis.cpp, StackSafetyAnalysis.cpp, ScalarEvolutionAliasAnalysis.cpp, ScalarEvolution.cpp, RegionInfo.cpp, AArch64ConditionalCompares.cpp, AArch64O0PreLegalizerCombiner.cpp, AArch64StackTaggingPreRA.cpp, AArch64StackTagging.cpp, AArch64PromoteConstant.cpp, AArch64PostCoalescerPass.cpp, AArch64FalkorHWPFFix.cpp, AArch64ConditionOptimizer.cpp, AArch64PostLegalizerCombiner.cpp, AArch64A57FPLoadBalancing.cpp, SafepointIRVerifier.cpp, XRayInstrumentation.cpp, WasmEHPrepare.cpp, VirtRegMap.cpp, TwoAddressInstructionPass.cpp, StackSlotColoring.cpp, StackProtector.cpp, AMDGPUGlobalISelDivergenceLowering.cpp, MachineLICM.cpp, AMDGPUPostLegalizerCombiner.cpp, AMDGPUMarkLastScratchLoad.cpp, AMDGPULowerKernelAttributes.cpp, AMDGPULowerKernelArguments.cpp, AMDGPULowerBufferFatPointers.cpp, AMDGPULateCodeGenPrepare.cpp, AMDGPUISelDAGToDAG.cpp, AMDGPULowerModuleLDSPass.cpp, AMDGPUCodeGenPrepare.cpp, AMDGPUAttributor.cpp, AMDGPUAtomicOptimizer.cpp, AMDGPUAnnotateUniformValues.cpp, AArch64PreLegalizerCombiner.cpp, AArch64PostSelectOptimize.cpp, AArch64PostLegalizerLowering.cpp, MachineSink.cpp, ModuloSchedule.cpp, MIRSampleProfile.cpp, MIRNamerPass.cpp, MIRCanonicalizerPass.cpp, MachineUniformityAnalysis.cpp, MachineTraceMetrics.cpp, MachineStripDebug.cpp, SpillPlacement.cpp, MachineScheduler.cpp, MachineRegionInfo.cpp, MachinePipeliner.cpp, MachineOptimizationRemarkEmitter.cpp, MachineLoopInfo.cpp, MachineLICM.cpp, PHIElimination.cpp, StackColoring.cpp, ShadowStackGCLowering.cpp, SelectOptimize.cpp, SafeStack.cpp, ReplaceWithVeclib.cpp, RenameIndependentSubregs.cpp, RemoveLoadsIntoFakeUses.cpp, RegUsageInfoPropagate.cpp, RegisterCoalescer.cpp, PeepholeOptimizer.cpp, PreISelIntrinsicLowering.cpp, PrologEpilogInserter.cpp, RegUsageInfoCollector.cpp, PseudoProbeInserter.cpp, RegAllocGreedy.cpp, RegAllocBasic.cpp
- INITIALIZE_PASS_DEPENDENCY() : SVEIntrinsicOpts.cpp, Reg2Mem.cpp
- INITIALIZE_PASS_END() : RegBankSelect.cpp, ARMFixCortexA57AES1742098Pass.cpp, LoadStoreVectorizer.cpp
- initializeBase() : TargetLibraryInfo.cpp
- initializeDefaultRegisterAllocatorOnce() : TargetPassConfig.cpp
- initializeLibCalls() : TargetLibraryInfo.cpp
- initializeOptionalHeader() : COFFEmitter.cpp
- initializeReader() : InstrProfReader.cpp
- initializeRecordStreamer() : ModuleSymbolTable.cpp
- initializeUniqueCases() : SimplifyCFG.cpp
- initIRBuilder() : DIBuilder.cpp
- initLiveUnits() : SIFrameLowering.cpp
- initMBBRange() : ARMFrameLowering.cpp
- initRelocations() : ELFObject.cpp
- initSlots2BasicBlocks() : MIParser.cpp
- initSlots2Values() : MIParser.cpp
- initStream() : BitcodeReader.cpp
- initTMBuilder() : ThinLTOCodeGenerator.cpp
- initVRegCycle() : ScheduleDAGRRList.cpp
- InjectFieldList() : ContinuationRecordBuilder.cpp
- InjectMethodOverloadList() : ContinuationRecordBuilder.cpp
- injectPendingInvariantConditions() : SimpleLoopUnswitch.cpp
- inlineDebugLoc() : InlineFunction.cpp
- inlineGetBaseAndOffset() : RewriteStatepointsForGC.cpp
- inlineHistoryIncludes() : Inliner.cpp, ModuleInliner.cpp
- inlineRetainOrClaimRVCalls() : InlineFunction.cpp
- inlineSiteContainsAddress() : NativeFunctionSymbol.cpp
- inlineVolatileOrAtomicWithExtraArgs() : MemoryOpRemark.cpp
- inputDenormalIsDAZ() : InstCombineCalls.cpp
- inputDenormalIsIEEE() : ValueTracking.cpp, InstCombineCalls.cpp
- inputDenormalIsIEEEOrPosZero() : ValueTracking.cpp
- InRange() : MicroMipsSizeReduction.cpp
- inRange() : SystemZAsmParser.cpp, XtensaAsmParser.cpp
- insert128BitVector() : X86ISelLowering.cpp
- insert1BitVector() : X86ISelLowering.cpp
- insertBitcasts() : SPIRVPreLegalizer.cpp
- InsertBitToMaskVector() : X86ISelLowering.cpp
- insertBoundsCheck() : BoundsChecking.cpp
- InsertCall() : BoundsChecking.cpp
- insertCall() : EntryExitInstrumenter.cpp
- insertCallAtAllFunctionExitPoints() : RealtimeSanitizer.cpp
- insertCallAtFunctionEntryPoint() : RealtimeSanitizer.cpp
- insertCallBeforeInstruction() : RealtimeSanitizer.cpp
- insertCandidatesWithPendingInjections() : SimpleLoopUnswitch.cpp
- insertCFISameValue() : AArch64FrameLowering.cpp
- insertCopy() : AArch64AdvSIMDScalarPass.cpp
- insertCSRRestores() : PrologEpilogInserter.cpp, SILowerSGPRSpills.cpp
- insertCSRSaves() : PrologEpilogInserter.cpp, SILowerSGPRSpills.cpp
- insertDAGNode() : SystemZISelDAGToDAG.cpp, X86ISelDAGToDAG.cpp
- insertDbgValueOrDbgVariableRecord() : Local.cpp
- insertDbgValueOrDbgVariableRecordAfter() : Local.cpp
- insertDbgVariableRecordsForPHIs() : Local.cpp
- insertDeleteInstructions() : MachineCombiner.cpp
- insertDivByZeroTrap() : LoongArchISelLowering.cpp, MipsISelLowering.cpp
- insertFoldCacheEntry() : ScalarEvolution.cpp
- InsertFPConstInst() : XCoreRegisterInfo.cpp
- InsertFPImmInst() : XCoreRegisterInfo.cpp
- insertIfNamed() : ProvenanceAnalysisEvaluator.cpp
- insertInlineAsm() : SPIRVPreLegalizer.cpp
- insertInlineAsmProcess() : SPIRVPreLegalizer.cpp
- insertInteger() : SROA.cpp
- InsertIntrinsicCalls() : CallBrPrepare.cpp
- InsertLDR_STR() : ARMLoadStoreOptimizer.cpp
- insertLifetimeMarkersSurroundingCall() : CodeExtractor.cpp
- insertMaskedValue() : AtomicExpandPass.cpp
- insertNamedMCOperand() : AMDGPUDisassembler.cpp
- insertNewDbgInst() : SROA.cpp
- InsertNewDef() : MachineSSAUpdater.cpp
- InsertNewValueIntoMap() : LoopRotationUtils.cpp
- insertNoDuplicates() : ARMAsmParser.cpp
- insertNoopsInBundle() : GCNHazardRecognizer.cpp
- insertNopBeforeInstruction() : AArch64A53Fix835769.cpp
- insertParsePoints() : RewriteStatepointsForGC.cpp
- insertPHI() : PeepholeOptimizer.cpp
- insertRelocationStores() : RewriteStatepointsForGC.cpp
- insertRematerializationStores() : RewriteStatepointsForGC.cpp
- insertRememberRestorePair() : CFIFixup.cpp
- InsertRootInitializers() : GCRootLowering.cpp
- InsertSafepointPoll() : PlaceSafepoints.cpp
- insertSEH() : ARMFrameLowering.cpp
- InsertSEH() : AArch64FrameLowering.cpp
- insertSEHRange() : ARMFrameLowering.cpp
- insertSignalHandler() : Signals.cpp
- insertSinCosCall() : SimplifyLibCalls.cpp
- InsertSPConstInst() : XCoreRegisterInfo.cpp
- insertSpeculationBarrier() : AArch64SLSHardening.cpp
- insertSpills() : CoroFrame.cpp
- InsertSPImmInst() : XCoreRegisterInfo.cpp
- insertSpirvDecorations() : SPIRVPreLegalizer.cpp
- InsertStackProtectors() : StackProtector.cpp
- insertSubVector() : X86ISelLowering.cpp
- InsertTrap() : BoundsChecking.cpp
- insertTrivialPHIs() : ControlHeightReduction.cpp
- InsertUncondBranch() : IfConversion.cpp
- insertUndefLaneMask() : SILowerI1Copies.cpp
- insertUniqueBackedgeBlock() : LoopSimplify.cpp
- insertUseHolderAfter() : RewriteStatepointsForGC.cpp
- insertValues() : AMDGPUCodeGenPrepare.cpp
- insertVector() : SROA.cpp
- installExceptionOrSignalHandlers() : CrashRecoveryContext.cpp
- instCombineConvertFromSVBool() : AArch64TargetTransformInfo.cpp
- instCombineDMB() : AArch64TargetTransformInfo.cpp
- instCombineLD1GatherIndex() : AArch64TargetTransformInfo.cpp
- instCombineMaxMinNM() : AArch64TargetTransformInfo.cpp
- instCombineRDFFR() : AArch64TargetTransformInfo.cpp
- instCombineST1ScatterIndex() : AArch64TargetTransformInfo.cpp
- instCombineSVEAllActive() : AArch64TargetTransformInfo.cpp
- instCombineSVEAllOrNoActive() : AArch64TargetTransformInfo.cpp
- instCombineSVEAllOrNoActiveUnary() : AArch64TargetTransformInfo.cpp
- instCombineSVECmpNE() : AArch64TargetTransformInfo.cpp
- instCombineSVECntElts() : AArch64TargetTransformInfo.cpp
- instCombineSVECondLast() : AArch64TargetTransformInfo.cpp
- instCombineSVEDup() : AArch64TargetTransformInfo.cpp
- instCombineSVEDupqLane() : AArch64TargetTransformInfo.cpp
- instCombineSVEDupX() : AArch64TargetTransformInfo.cpp
- instCombineSVEInsr() : AArch64TargetTransformInfo.cpp
- instCombineSVELast() : AArch64TargetTransformInfo.cpp
- instCombineSVELD1() : AArch64TargetTransformInfo.cpp
- instCombineSVENoActiveReplace() : AArch64TargetTransformInfo.cpp
- instCombineSVENoActiveUnaryErase() : AArch64TargetTransformInfo.cpp
- instCombineSVENoActiveZero() : AArch64TargetTransformInfo.cpp
- instCombineSVEPTest() : AArch64TargetTransformInfo.cpp
- instCombineSVESDIV() : AArch64TargetTransformInfo.cpp
- instCombineSVESel() : AArch64TargetTransformInfo.cpp
- instCombineSVESrshl() : AArch64TargetTransformInfo.cpp
- instCombineSVEST1() : AArch64TargetTransformInfo.cpp
- instCombineSVETBL() : AArch64TargetTransformInfo.cpp
- instCombineSVEUnpack() : AArch64TargetTransformInfo.cpp
- instCombineSVEUzp1() : AArch64TargetTransformInfo.cpp
- instCombineSVEVectorAdd() : AArch64TargetTransformInfo.cpp
- instCombineSVEVectorBinOp() : AArch64TargetTransformInfo.cpp
- instCombineSVEVectorFAdd() : AArch64TargetTransformInfo.cpp
- instCombineSVEVectorFAddU() : AArch64TargetTransformInfo.cpp
- instCombineSVEVectorFSub() : AArch64TargetTransformInfo.cpp
- instCombineSVEVectorFSubU() : AArch64TargetTransformInfo.cpp
- instCombineSVEVectorFuseMulAddSub() : AArch64TargetTransformInfo.cpp
- instCombineSVEVectorMul() : AArch64TargetTransformInfo.cpp
- instCombineSVEVectorSub() : AArch64TargetTransformInfo.cpp
- instCombineSVEZip() : AArch64TargetTransformInfo.cpp
- instIsBreakpoint() : ARMAsmParser.cpp
- InstrBreaksNoFree() : FunctionAttrs.cpp
- InstrBreaksNonConvergent() : FunctionAttrs.cpp
- InstrBreaksNonThrowing() : FunctionAttrs.cpp
- InstrBreaksNoSync() : FunctionAttrs.cpp
- instrDefsUsesSCC() : SILowerI1Copies.cpp
- InstReorderLimit() : ARMLoadStoreOptimizer.cpp
- instrToSignature() : SPIRVModuleAnalysis.cpp
- instructionClobbersQuery() : MemorySSA.cpp
- instructionDoesNotReturn() : FunctionAttrs.cpp
- InstructionStoresToFI() : MachineLICM.cpp
- InstrumentAllFunctions() : PGOInstrumentation.cpp
- inSubLoop() : LICM.cpp
- IntCCToARMCC() : ARMISelLowering.cpp
- IntCondCCodeToICC() : LanaiISelLowering.cpp, SparcISelLowering.cpp
- intCondCCodeToRcond() : SparcISelLowering.cpp
- interChangeDependencies() : LoopInterchange.cpp
- interleaveIntList() : Record.cpp
- interleaveStringList() : Record.cpp
- interleaveVectors() : VPlanRecipes.cpp
- internalizeGVsAfterImport() : FunctionImport.cpp
- interpretAndImmediate() : SystemZInstrInfo.cpp
- interpretNextInstr() : DwarfDebug.cpp
- interpretValues() : DwarfDebug.cpp
- intersect() : MappedBlockStream.cpp
- intersects() : DbgEntityHistoryCalculator.cpp
- IntersectSignedRange() : InductiveRangeCheckElimination.cpp
- IntersectUnsignedRange() : InductiveRangeCheckElimination.cpp
- intrinsicHasPackedVectorBenefit() : AMDGPUTargetTransformInfo.cpp
- intrinsicIDToBinOpCode() : AArch64TargetTransformInfo.cpp
- intrinsicToAttrMask() : AMDGPUAttributor.cpp
- introduceCheckBlockInVPlan() : LoopVectorize.cpp
- introduceTooManyPhiEntries() : Local.cpp
- intToken() : AsmLexer.cpp
- invalidateRegisterPairing() : AArch64FrameLowering.cpp
- invalidateWindowsRegisterPairing() : AArch64FrameLowering.cpp
- inverseMinMax() : AMDGPUCombinerHelper.cpp, AMDGPUISelLowering.cpp
- invert_find_roots() : HexagonCommonGEP.cpp
- InvertCarryFlag() : CSKYISelDAGToDAG.cpp
- invertFMAOpcode() : PPCISelLowering.cpp
- invertFPCondCodeUser() : MipsISelLowering.cpp
- invokeBstrMethod() : DIAUtils.h
- invokeFunctionPass() : RegionPrinter.cpp
- irTranslatorNeverAddsLocations() : LostDebugLocObserver.cpp
- is128BitLaneCrossingShuffleMask() : X86ISelLowering.cpp
- is128BitLaneRepeatedShuffleMask() : X86ISelLowering.cpp
- is128BitUnpackShuffleMask() : X86ISelLowering.cpp
- is16BitEquivalent() : X86Disassembler.cpp
- Is16bitsType() : NVPTXISelLowering.cpp
- is256BitLaneRepeatedShuffleMask() : X86ISelLowering.cpp
- is32Bit() : SystemZISelLowering.cpp
- is64Bit() : X86Disassembler.cpp
- is64bitDefwithZeroHigh64bit() : AArch64MIPeepholeOpt.cpp
- is64BitKind() : ArchiveWriter.cpp
- is64BitSymbolicFile() : ArchiveWriter.cpp
- is_empty() : HexagonCommonGEP.cpp
- is_ns_hex_digit() : YAMLParser.cpp
- is_ns_word_char() : YAMLParser.cpp
- isAArch64MappingSymbol() : ELFObjcopy.cpp
- isAbsolute() : SystemZISelLowering.cpp
- isACalleeSavedRegister() : RegAllocPBQP.cpp
- isAcceleratorExecutionRoot() : HipStdPar.cpp
- IsAcceptableTarget() : Sink.cpp
- isADDADDMUL() : XCoreISelLowering.cpp
- isAddCarryChain() : SystemZISelLowering.cpp
- isAddConstantOp() : ARCOptAddrMode.cpp
- isAddFoldable() : StraightLineStrengthReduce.cpp
- isADDIInstr() : PPCMachineScheduler.cpp
- isAddLikeOr() : MVEGatherScatterLowering.cpp
- isAddRecSExtable() : LoopStrengthReduce.cpp
- isAddReduction() : MVELaneInterleavingPass.cpp
- isAddressBase() : M68kISelDAGToDAG.cpp
- isAddressExpression() : InferAddressSpaces.cpp
- isAddressLdStPair() : AArch64MacroFusion.cpp
- isAddressUse() : LoopStrengthReduce.cpp
- isAddSExtable() : LoopStrengthReduce.cpp
- isADDSRegImm() : AArch64InstrInfo.cpp
- isAddSub2RegAndConstOnePair() : AArch64MacroFusion.cpp
- isAddSubOrSubAdd() : X86ISelLowering.cpp
- isAddSubOrSubAddMask() : X86ISelLowering.cpp
- isAddSubSExt() : ARMISelLowering.cpp, AArch64ISelLowering.cpp
- isAddSubZExt() : AArch64ISelLowering.cpp, ARMISelLowering.cpp
- isAddWithImmediate() : SystemZElimCompare.cpp
- isAdrpAddPair() : AArch64MacroFusion.cpp
- isAESPair() : AArch64MacroFusion.cpp
- isAgainstBoundary() : MCAssembler.cpp
- isAggrConstForceInt32() : SPIRVEmitIntrinsics.cpp
- isAGPRCopy() : SIFoldOperands.cpp
- IsAGPROperand() : AMDGPUAsmParser.cpp, AMDGPUDisassembler.cpp
- isAIXBigArchive() : ArchiveWriter.cpp
- IsAliasOfSX() : VEInstrInfo.cpp
- isAligned() : Loads.cpp
- isAllActivePredicate() : AArch64ISelLowering.cpp, AArch64TargetTransformInfo.cpp
- isAllConstantBuildVector() : AArch64ISelLowering.cpp
- isAllDILocation() : DebugInfo.cpp
- isAllInactivePredicate() : AArch64ISelLowering.cpp
- isAllocationWithHotColdVariant() : MemProfiler.cpp
- isAllocDisjoint() : InstructionSimplify.cpp
- isAllocSiteRemovable() : InstructionCombining.cpp
- isAllTrueMask() : ExpandVectorPredication.cpp
- isAllZeros() : Constants.cpp
- isAlreadyMarked() : DependencyTracker.cpp
- isAlternateInstruction() : SLPVectorizer.cpp
- isAlternatingShuffMask() : PPCISelLowering.cpp
- isALUArithLoOpcode() : LanaiRegisterInfo.cpp
- isAlwaysFoldable() : LoopStrengthReduce.cpp
- isAlwaysIndirectTarget() : ARMConstantIslandPass.cpp
- isAlwaysLive() : DemandedBits.cpp
- isAmbiguous() : MipsRegisterBankInfo.cpp
- isAMCompletelyFolded() : LoopStrengthReduce.cpp
- isAMustTailRetVal() : DataFlowSanitizer.cpp
- isAMXCast() : X86LowerAMXType.cpp
- isAMXIntrinsic() : X86LowerAMXType.cpp
- isAMXOpcode() : X86InstrInfo.cpp
- isAMXRegClass() : X86TileConfig.cpp
- IsAnAddressOperand() : ARMExpandPseudoInsts.cpp
- isAnalyzableBB() : ShrinkWrap.cpp
- isAndOrOfSetCCs() : X86ISelLowering.cpp, M68kISelLowering.cpp
- isAngleBracketString() : AsmParser.cpp, MasmParser.cpp
- isAnImmediateOperand() : PPCInstrInfo.cpp
- isAnonymous() : TpiHashing.cpp
- isAnyArgRegReserved() : SparcISelLowering.cpp
- isAnyArm64COFF() : ArchiveWriter.cpp
- isAnyConstantBuildVector() : DAGCombiner.cpp
- isAnyInRange() : X86ISelLowering.cpp
- isAnyZero() : X86ISelLowering.cpp
- isArchiveSymbol() : ArchiveWriter.cpp
- isArchSpecifierInvalidOrMissing() : CoverageMappingReader.cpp
- isARegister() : X86EncodingOptimization.cpp
- isArgUnmodifiedByAllCalls() : ArgumentPromotion.cpp
- isArithmeticBccPair() : AArch64MacroFusion.cpp
- isArithmeticCbzPair() : AArch64MacroFusion.cpp
- isArithmeticLogicPair() : AArch64MacroFusion.cpp
- isArithmeticOp() : X86FlagsCopyLowering.cpp
- isArmMappingSymbol() : ELFObjcopy.cpp
- isARMMCExpr() : ARMAsmParser.cpp
- isARMTerminator() : MCWin64EH.cpp
- isArray() : Local.cpp
- isArrayType() : MicrosoftDemangle.cpp
- isArtifact() : Legalizer.cpp
- isASCastInGVar() : SPIRVInstructionSelector.cpp
- isAsciiPrintable() : RustDemangle.cpp
- isAsciiString() : GSIStreamBuilder.cpp
- isAsmComment() : TargetInstrInfo.cpp
- isAssociative() : WinCOFFObjectWriter.cpp
- isAssumedReadOnlyOrReadNone() : Attributor.cpp
- isAtLeastVer() : SPIRVSubtarget.cpp
- isAtLineEnd() : LineIterator.cpp
- isAtomicRMWLegalIntTy() : SIISelLowering.cpp
- isAtomicRMWLegalXChgTy() : SIISelLowering.cpp
- IsBackEdge() : SanitizerCoverage.cpp
- isBackwardPropagatableCopy() : MachineCopyPropagation.cpp
- IsBetterCanonical() : ConstantMerge.cpp
- IsBetterFallthrough() : BranchFolding.cpp
- isBigEndian() : DAGCombiner.cpp, CombinerHelper.cpp
- isBinary() : PPCReduceCRLogicals.cpp
- isBitAligned() : X86ISelLoweringCall.cpp
- isBitCastSemanticsPreserving() : Local.cpp
- isBitfieldDstMask() : AArch64ISelDAGToDAG.cpp
- isBitfieldExtractOp() : AArch64ISelDAGToDAG.cpp
- isBitfieldExtractOpFromAnd() : AArch64ISelDAGToDAG.cpp
- isBitfieldExtractOpFromSExtInReg() : AArch64ISelDAGToDAG.cpp
- isBitfieldExtractOpFromShr() : AArch64ISelDAGToDAG.cpp
- isBitfieldPositioningOp() : AArch64ISelDAGToDAG.cpp
- isBitfieldPositioningOpFromAnd() : AArch64ISelDAGToDAG.cpp
- isBitfieldPositioningOpFromShl() : AArch64ISelDAGToDAG.cpp
- isBitwiseInverse() : MipsSEISelLowering.cpp
- isBLACompatibleAddress() : PPCISelLowering.cpp
- isBlendOrUndef() : X86ISelLowering.cpp
- isBlock() : BitstreamRemarkParser.cpp
- isBlockingStore() : X86AvoidStoreForwardingBlocks.cpp
- isBlockInLCSSAForm() : LoopInfo.cpp
- isBlockValidForExtraction() : CodeExtractor.cpp
- isBLR() : AArch64SLSHardening.cpp
- IsBR_JT() : XCoreInstrInfo.cpp
- isBranch() : R600InstrInfo.cpp
- IsBranchOnlyBlock() : BranchFolding.cpp
- isBranchRetTrap() : SystemZHazardRecognizer.cpp
- isBRccPseudo() : ARCBranchFinalize.cpp
- isBrevLdIntrinsic() : HexagonISelLowering.cpp
- IsBRF() : XCoreInstrInfo.cpp
- isBroadcastShuffleMask() : X86ISelLowering.cpp
- IsBRT() : XCoreInstrInfo.cpp
- IsBRU() : XCoreInstrInfo.cpp
- isBSDLike() : ArchiveWriter.cpp
- isBSwapHWordElement() : DAGCombiner.cpp
- isBSwapHWordPair() : DAGCombiner.cpp
- isBswapIntrinsicCall() : SystemZTargetTransformInfo.cpp
- isBufferFatPtrConst() : AMDGPULowerBufferFatPointers.cpp
- isBufferFatPtrOrVector() : AMDGPULowerBufferFatPointers.cpp
- isBuildVectorOp() : Utils.cpp
- isCacheInvOrWBInst() : SIInsertWaitcnts.cpp
- isCallableFunction() : RegUsageInfoCollector.cpp
- isCalleeLoad() : X86ISelDAGToDAG.cpp
- isCalleeOperand() : GlobalMergeFunctions.cpp
- isCalleeSavedCR() : PPCFrameLowering.cpp
- isCallerPreservedOrConstPhysReg() : MachineCSE.cpp
- isCallingConvCCompatible() : TargetLibraryInfo.cpp
- isCallInstruction() : X86AvoidTrailingCall.cpp
- isCallOrRealInstruction() : X86AvoidTrailingCall.cpp
- isCallPromotable() : AMDGPUPromoteAlloca.cpp
- IsCallReturnTwice() : X86IndirectBranchTracking.cpp
- isCandidate() : MachineLateInstrsCleanup.cpp
- isCandidateLoad() : AArch64CollectLOH.cpp
- isCandidatePatchable() : RISCVInstrInfo.cpp
- isCandidateStore() : AArch64CollectLOH.cpp
- isCanonical() : DebugInfoMetadata.cpp
- isCaseSensitivePath() : FileCollector.cpp
- isCatchAll() : InstructionCombining.cpp
- isCCMPOrCTEST() : X86Disassembler.cpp
- isCCSelectPair() : AArch64MacroFusion.cpp
- isCGSCCPassName() : PassBuilder.cpp
- IsChainDependent() : ScheduleDAGRRList.cpp
- isChainSelectCmpBranch() : InstCombineCompares.cpp
- isCheapImmediate() : AArch64InstrInfo.cpp
- isCheapToExtend() : AArch64ISelLowering.cpp
- isClampZeroToOne() : SIISelLowering.cpp
- isCleanupBlockEmpty() : SimplifyCFG.cpp
- isClusterableLdStOpcPair() : PPCInstrInfo.cpp
- isCMN() : AArch64ISelLowering.cpp
- isCMOVPseudo() : M68kISelLowering.cpp, X86ISelLowering.cpp
- isCMP() : AArch64ISelLowering.cpp
- isCmpSameOrSwapped() : SLPVectorizer.cpp
- IsCMPZCSINC() : ARMISelLowering.cpp
- isCoalescable() : RegAllocFast.cpp
- isCodeViewDebugSubsection() : InputFile.cpp
- isCOFFArchive() : ArchiveWriter.cpp
- isColdBlock() : MachineFunctionSplitter.cpp
- isColdCallSite() : GlobalOpt.cpp
- isCombinedImageSampler() : SPIRVModuleAnalysis.cpp
- isCombineInstrCandidate() : AArch64InstrInfo.cpp
- isCombineInstrCandidate32() : AArch64InstrInfo.cpp
- isCombineInstrCandidate64() : AArch64InstrInfo.cpp
- isCombineInstrCandidateFP() : AArch64InstrInfo.cpp
- isCombineInstrSettingFlag() : AArch64InstrInfo.cpp
- isCommutableVPERMV3Instruction() : X86InstrInfo.cpp
- isCommutative() : SLPVectorizer.cpp
- isCompareZero() : SystemZElimCompare.cpp
- isCompatibleLoad() : DAGCombiner.cpp
- isCompatibleReplacement() : RandomIRBuilder.cpp
- isCompletePermute() : X86ISelLowering.cpp
- isCompressedReg() : RISCVMakeCompressible.cpp
- isCompressibleLoad() : RISCVMakeCompressible.cpp
- isCompressibleStore() : RISCVMakeCompressible.cpp
- isCompressMask() : RISCVISelLowering.cpp
- isConcatMask() : AArch64ISelLowering.cpp
- IsCondBranch() : XCoreInstrInfo.cpp
- isCondBranchOpcode() : ARCInstrInfo.cpp, SparcInstrInfo.cpp, VEInstrInfo.cpp
- IsConditionalBranch() : HexagonCFGOptimizer.cpp
- isConditionalStartStop() : SMEPeepholeOpt.cpp
- isConditionalZeroOrAllOnes() : LanaiISelLowering.cpp, ARMISelLowering.cpp
- isCondRelevantToAnyCallArgument() : CallSiteSplitting.cpp
- isConflictIP() : OMPIRBuilder.cpp
- isConsecutiveLS() : PPCISelLowering.cpp
- isConsecutiveLSLoc() : PPCISelLowering.cpp
- isConstant() : AMDGPUInstructionSelector.cpp, SLPVectorizer.cpp
- isConstantCostlierToNegate() : AMDGPUCombinerHelper.cpp
- isConstantIntVector() : ScalarizeMaskedMemIntrin.cpp
- isConstantOne() : IRBuilder.cpp
- isConstantOrConstantVector() : DAGCombiner.cpp
- isConstantOrUndef() : LoongArchISelLowering.cpp, MipsSEISelLowering.cpp, PPCISelLowering.cpp
- isConstantOrUndefBUILD_VECTOR() : LoongArchISelLowering.cpp, MipsSEISelLowering.cpp
- isConstantPowerOf2() : X86ISelLowering.cpp
- isConstantPowerOfTwo() : ExpandLargeDivRem.cpp
- isConstantScalar() : Utils.cpp
- isConstantSplatVectorMaskForType() : DAGCombiner.cpp, AArch64ISelLowering.cpp
- isConstantUsingVectorTy() : AArch64PromoteConstant.cpp
- isConstantVal() : DIExpressionOptimizer.cpp
- isConstCompatible() : R600InstrInfo.cpp
- isConstExprSupported() : BitcodeReader.cpp
- isConstOne() : NVPTXISelLowering.cpp
- isConstOrParam() : NVPTXAliasAnalysis.cpp
- isConstReg() : SPIRVInstructionSelector.cpp
- isConstValidTrue() : CombinerHelper.cpp
- isConstZero() : NVPTXISelLowering.cpp
- isContiguous() : Metadata.cpp, Verifier.cpp
- isContractableFMul() : CombinerHelper.cpp
- isContractableFMUL() : DAGCombiner.cpp
- isControlFlow() : HexagonVLIWPacketizer.cpp
- isConvergenceCtrlMachineOp() : InstrEmitter.cpp
- isConvertibleLEA() : X86InstrInfo.cpp
- isConvertibleToVMV_V_V() : RISCVInstrInfo.cpp
- isCopy() : Thumb2ITBlockPass.cpp
- isCopyCompatibleType() : CallLowering.cpp
- isCopyFeedingInvariantStore() : MachineLICM.cpp
- isCopyFromRegOfInlineAsm() : SIISelLowering.cpp
- IsCopyFromSGPR() : AMDGPUISelDAGToDAG.cpp
- isCopyLike() : RegisterBankInfo.cpp
- isCopyOf() : InlineSpiller.cpp
- isCopyOfAPHI() : NewGVN.cpp
- isCopyOfBundle() : InlineSpiller.cpp
- isCopyOfPHI() : NewGVN.cpp
- isCoroutineIntrinsicName() : Coroutines.cpp
- isCoverageMappingDummy() : CoverageMappingReader.cpp
- isCPUValid() : HexagonMCTargetDesc.cpp
- isCrossCopy() : DetectDeadLanes.cpp
- isCryptoEORPair() : AArch64MacroFusion.cpp
- isCtlzOpc() : AMDGPUISelLowering.cpp
- isCttzOpc() : AMDGPUISelLowering.cpp
- isCTTZTable() : AggressiveInstCombine.cpp
- isCustomType() : MicrosoftDemangle.cpp
- isCVTAToLocalCombinationCandidate() : NVPTXPeephole.cpp
- isDarwin() : ArchiveWriter.cpp
- isDataTypeToken() : ARMAsmParser.cpp
- isDblRegForSubInst() : HexagonInstrInfo.cpp
- ISDCCtoARCCC() : ARCISelLowering.cpp
- isDead() : SPIRVInstructionSelector.cpp
- isDeadRecipe() : VPlanTransforms.cpp
- isDebug() : HexagonGenInsert.cpp
- isDebugSection() : ELFObjcopy.cpp
- isDebugSSection() : InputFile.cpp
- isDebugTSection() : InputFile.cpp
- isDefBetween() : SIMachineScheduler.cpp, SIOptimizeExecMaskingPreRA.cpp
- isDefConvertible() : X86InstrInfo.cpp
- isDefinedOutside() : AArch64InstrInfo.cpp
- isDefInSubRange() : RegisterCoalescer.cpp
- isDefLiveOut() : TailDuplicator.cpp
- isDeInterleaveMask() : InterleavedAccessPass.cpp
- isDeinterleavingMask() : ComplexDeinterleavingPass.cpp
- isDenselyPacked() : AttributorAttributes.cpp
- isDependenceBarrier() : MachinePipeliner.cpp
- isDereferenceableAndAlignedPointer() : Loads.cpp
- isDereferenceableForAllocaSize() : InstCombineLoadStoreAlloca.cpp
- isDGEMM() : GCNHazardRecognizer.cpp
- isDiagnosticEnabled() : LLVMContext.cpp
- isDigit() : RustDemangle.cpp
- isDILocationReachable() : DebugInfo.cpp
- isDINode() : Verifier.cpp
- isDirectCall() : LowerTypeTests.cpp
- isDirectJump() : HexagonVLIWPacketizer.cpp
- isDispOrCDisp8() : X86MCCodeEmitter.cpp
- isDispSafeForFrameIndex() : X86ISelDAGToDAG.cpp
- isDivFMas() : GCNHazardRecognizer.cpp
- isDivisorPowerOfTwo() : DAGCombiner.cpp
- isDivRemLibcallAvailable() : DAGCombiner.cpp
- isDivZero() : InstructionSimplify.cpp
- isDLangEncoding() : Demangle.cpp
- isDomainMVE() : ARMLowOverheadLoops.cpp
- isDSAddress() : AMDGPUAttributor.cpp
- isDuplexAGroup() : HexagonMCChecker.cpp
- isDuplexPairMatch() : HexagonInstrInfo.cpp
- isDwarfSection() : NVPTXTargetStreamer.cpp
- isDwoSection() : WinCOFFObjectWriter.cpp
- isDWOSection() : ELFObjcopy.cpp
- isEarlyClobberMI() : InitUndef.cpp
- isEAXLiveIn() : X86FrameLowering.cpp
- isECObject() : ArchiveWriter.cpp
- isEFLAGSDefLive() : X86SpeculativeLoadHardening.cpp
- isEFLAGSLive() : X86SpeculativeLoadHardening.cpp
- isEFLAGSLiveAfter() : X86ISelLowering.cpp
- IsElementEquivalent() : X86ISelLowering.cpp
- isElementRotate() : RISCVISelLowering.cpp
- isEligibleForITBlock() : ARMBaseInstrInfo.cpp
- isEligibleForMerging() : MergeFunctions.cpp
- isEligibleFunction() : GlobalMergeFunctions.cpp
- isEligibleInstructionForConstantSharing() : GlobalMergeFunctions.cpp
- isEligibleLoopForm() : LoopUnrollAndJam.cpp
- isEligibleToFoldADDIForFasterLocalAccesses() : PPCISelDAGToDAG.cpp
- isEmAsmCall() : WebAssemblyLowerEmscriptenEHSjLj.cpp
- IsEmptyAtExitFunction() : GlobalOpt.cpp
- IsEmptyBlock() : BranchFolding.cpp
- isEmptyFunction() : GlobalDCE.cpp
- isEmptyXXStructor() : NVPTXAsmPrinter.cpp
- isEmscriptenInvokeName() : WebAssemblyAsmPrinter.cpp
- isEndbrImm64() : X86ISelDAGToDAG.cpp
- isEndChunk() : AArch64ExpandImm.cpp
- isEOP() : R600ISelLowering.cpp
- isEphemeralValueOf() : ValueTracking.cpp
- isEpilogProfitable() : LoopUnroll.cpp
- isEqual() : Attributes.cpp
- isEqualImpl() : EarlyCSE.cpp
- isEqualOrWorse() : Attributor.cpp
- isEquivalentMaskless() : AArch64ISelLowering.cpp
- IsEquivalentPHI() : SSAUpdater.cpp
- isError() : DataExtractor.cpp
- isEssentiallyExtractHighSubvector() : AArch64ISelLowering.cpp
- isEvaluated() : MipsAsmParser.cpp
- isEvenReg() : HexagonCopyToCombine.cpp
- isExecuteOnlyFunction() : ARMTargetObjectFile.cpp
- isExistingPhi() : LoopStrengthReduce.cpp
- isExitBlock() : LCSSA.cpp
- isExitingLoop() : MachineTraceMetrics.cpp
- isExpansion() : CoverageMapping.cpp
- isExperimentalExtension() : RISCVISAInfo.cpp
- isExplicitVecOuterLoop() : LoopVectorize.cpp
- isExponentChar() : FileUtilities.cpp
- isExtendedBUILD_VECTOR() : AArch64ISelLowering.cpp, ARMISelLowering.cpp
- isExtendedFrom16Bits() : SIISelLowering.cpp
- isExtendOrShiftOperand() : AArch64ISelLowering.cpp
- isEXTMask() : AArch64ISelLowering.cpp
- isExtractBitsCandidateUse() : CodeGenPrepare.cpp
- isExtractHiElt() : AMDGPUInstructionSelector.cpp
- isF128MovedFromParts() : SystemZISelLowering.cpp
- isF128MovedToParts() : SystemZISelLowering.cpp
- isFADD() : RISCVInstrInfo.cpp
- isFCmpEqualZero() : TargetLowering.cpp
- isFCondBranchOpcode() : SparcInstrInfo.cpp
- isFIPlusImmOrVGPR() : SIRegisterInfo.cpp
- isFirstInsertElement() : SLPVectorizer.cpp
- isFirstInstructionInSequence() : AArch64A53Fix835769.cpp
- isFirstMacroFusibleInst() : X86AsmBackend.cpp
- isFirstMul() : MipsMulMulBugPass.cpp
- isFixedVectorShuffle() : SLPVectorizer.cpp
- isFixupKindRIPRel() : X86MachObjectWriter.cpp
- isFixupTargetValid() : MachObjectWriter.cpp
- isFloatDIType() : CodeViewDebug.cpp
- isFloatingPointOpcodeDef() : MipsRegisterBankInfo.cpp
- isFloatingPointOpcodeUse() : MipsRegisterBankInfo.cpp
- isFloatingPointZero() : ARMISelLowering.cpp, PPCISelLowering.cpp
- isFMAddSubOrFMSubAdd() : X86ISelLowering.cpp
- isFMUL() : RISCVInstrInfo.cpp
- isFNEG() : X86ISelLowering.cpp
- isFoldableInLoop() : LICM.cpp
- isFoldableUseOfShuffle() : X86ISelLowering.cpp
- isFoldedOrDeadInstruction() : SelectionDAGISel.cpp
- isFormingBranchFromSelectProfitable() : CodeGenPrepare.cpp
- isFPBPAccess() : X86FrameLowering.cpp
- isFPExtFromF16OrConst() : AMDGPUCombinerHelper.cpp
- isFPExtLoad() : PPCISelLowering.cpp
- isFPIntrinsic() : AArch64RegisterBankInfo.cpp, PPCRegisterBankInfo.cpp, X86RegisterBankInfo.cpp
- isFpMulInstruction() : MLxExpansionPass.cpp
- isFPR64() : AArch64AdvSIMDScalarPass.cpp
- isFPSatMinMaxPattern() : ARMTargetTransformInfo.cpp
- isFrameIndexOp() : SIISelLowering.cpp
- isFrameLoadOpcode() : X86InstrInfo.cpp
- isFrameStoreOpcode() : X86InstrInfo.cpp
- isFRClass() : X86ISelLowering.cpp
- isFreeConcat() : VectorCombine.cpp
- isFreeEltLoad() : SystemZTargetTransformInfo.cpp
- isFreeToSplitVector() : X86ISelLowering.cpp
- isFSUB() : RISCVInstrInfo.cpp
- isFullDominator() : SanitizerCoverage.cpp
- isFullPostDominator() : SanitizerCoverage.cpp
- isFuncletReturnInstr() : AArch64FrameLowering.cpp, X86FrameLowering.cpp, X86RegisterInfo.cpp
- isFuncOrderCorrect() : MergeFunctions.cpp
- isFuncOrHeaderInstr() : SPIRVAsmPrinter.cpp
- isFunction() : SelectionDAGBuilder.cpp
- isFunctionGlobalAddress() : PPCISelLowering.cpp
- isFunctionMallocLike() : FunctionAttrs.cpp
- isFunctionPassName() : PassBuilder.cpp
- isFunctionType() : MicrosoftDemangle.cpp
- isFusableLoadOpStorePattern() : SystemZISelDAGToDAG.cpp, X86ISelDAGToDAG.cpp
- isGCPointerType() : SafepointIRVerifier.cpp, RewriteStatepointsForGC.cpp
- isGCSafepointPoll() : PlaceSafepoints.cpp
- isGCValue() : StatepointLowering.cpp
- isGenericCastablePtr() : SPIRVInstructionSelector.cpp
- isGEPAndLoad() : BPFPreserveStaticOffset.cpp
- isGEPAndStore() : BPFPreserveStaticOffset.cpp
- isGEPFoldable() : NaryReassociate.cpp, StraightLineStrengthReduce.cpp
- isGEPKnownNonNull() : ValueTracking.cpp
- isGlobalMemoryObject() : ScheduleDAGInstrs.cpp
- isGlobalVarSummary() : FunctionImport.cpp
- isGOTEquivalentCandidate() : AsmPrinter.cpp
- isGprbTwoInstrUnalignedLoadOrStore() : MipsRegisterBankInfo.cpp
- isGPRShadowAligned() : PPCISelLowering.cpp
- isGRClass() : X86ISelLowering.cpp
- isGreaterThanNBitTFRI() : HexagonCopyToCombine.cpp
- isGrouping() : CommandLine.cpp
- isGTorGE() : ARMISelLowering.cpp
- isGuaranteedNotToBeUndefOrPoison() : ValueTracking.cpp, Utils.cpp
- isHalvingTruncateAndConcatOfLegalIntScalableType() : AArch64ISelLowering.cpp
- isHalvingTruncateOfLegalScalableType() : AArch64ISelLowering.cpp
- isHandledGCPointerType() : RewriteStatepointsForGC.cpp
- isHardwareLoop() : HexagonFixupHwLoops.cpp
- isHazard() : MacroFusion.cpp
- isHeaderBB() : VPlanHCFGBuilder.cpp
- isHeaderVPBB() : VPlanHCFGBuilder.cpp
- isHexDigit() : RustDemangle.cpp
- isHighCostExpansion() : LoopStrengthReduce.cpp
- isHighLatencyCPSR() : Thumb2SizeReduction.cpp
- isHoistable() : ControlHeightReduction.cpp
- isHoistableInstructionType() : ControlHeightReduction.cpp
- isHomogeneousAggregate() : ARMISelLowering.cpp
- isHopBuildVector() : X86ISelLowering.cpp
- isHorizontalBinOp() : X86ISelLowering.cpp
- isHorizontalBinOpPart() : X86ISelLowering.cpp
- isHorizontalReduction() : ARMLowOverheadLoops.cpp
- isHorizOp() : X86ISelLowering.cpp
- isHReg() : X86InstrInfo.cpp
- isI128MovedFromParts() : SystemZISelLowering.cpp
- isI128MovedToParts() : SystemZISelLowering.cpp
- isI24() : AMDGPUISelLowering.cpp
- isI32CondBranchOpcode() : SparcInstrInfo.cpp
- isI32Insn() : VEISelLowering.cpp
- isI32InsnAllUses() : VEISelLowering.cpp
- isi32Load() : ARMLoadStoreOptimizer.cpp
- isi32Store() : ARMLoadStoreOptimizer.cpp
- isI64CondBranchOpcode() : SparcInstrInfo.cpp
- isICmpTrue() : InstructionSimplify.cpp
- isIdempotent() : InstructionSimplify.cpp
- isIdenticalOp() : X86OptimizeLEAs.cpp
- isIdentifierChar() : MILexer.cpp, AsmParser.cpp, AsmLexer.cpp
- isIdentity() : HexagonISelDAGToDAGHVX.cpp
- isIdentityMaskImpl() : Instructions.cpp
- isIdentityValue() : GCNDPPCombine.cpp
- isIFunc() : ELFObjectWriter.cpp
- isIgnoredPass() : Debugify.cpp
- isIllegalRegisterType() : AMDGPULegalizerInfo.cpp
- IsImageType() : R600OpenCLImageTypeLoweringPass.cpp
- isImageTypeWithUnknownFormat() : SPIRVModuleAnalysis.cpp
- isImm() : SPIRVInstructionSelector.cpp
- isImmConstraint() : SIISelLowering.cpp
- isImmMskBitp() : XCoreInstrInfo.cpp
- isImmU16() : XCoreRegisterInfo.cpp, XCoreInstrInfo.cpp, XCoreFrameLowering.cpp
- isImmU6() : XCoreFrameLowering.cpp, XCoreRegisterInfo.cpp, XCoreInstrInfo.cpp
- isImmUs() : XCoreISelLowering.cpp, XCoreRegisterInfo.cpp
- isImmUs2() : XCoreISelLowering.cpp
- isImmUs4() : XCoreISelLowering.cpp
- isImplicitDef() : RISCVISelDAGToDAG.cpp
- isImplicitDependency() : HexagonVLIWPacketizer.cpp
- isImplicitFallthrough() : SPIRVPreLegalizer.cpp
- isImplicitlyDef() : R600OptimizeVectorRegisters.cpp
- isImplicitlyDefined() : PHIElimination.cpp
- isImplicitOperandIn() : MIParser.cpp
- isImpliedCondAndOr() : ValueTracking.cpp
- isImpliedCondCommonOperandWithCR() : ValueTracking.cpp
- isImpliedCondICmps() : ValueTracking.cpp
- isImpliedCondMatchingOperands() : ValueTracking.cpp
- isImpliedCondOperands() : ValueTracking.cpp
- isImpliedToBeAPowerOfTwoFromCond() : ValueTracking.cpp
- isImportDescriptor() : ArchiveWriter.cpp
- isIncomingOfPHI() : X86LowerAMXType.cpp
- IsIncrementNSW() : ScalarEvolutionExpander.cpp
- IsIncrementNUW() : ScalarEvolutionExpander.cpp
- isIncrementOrDecrement() : ARMLoadStoreOptimizer.cpp
- isIndirectBranchOpcode() : SparcInstrInfo.cpp, VEInstrInfo.cpp
- isIndirectBranchOrTailCall() : X86AsmPrinter.cpp
- isIndirectBrTarget() : PGOInstrumentation.cpp
- isIndirectCall() : PPCISelLowering.cpp
- isIndvarOverflowCheckKnownFalse() : LoopVectorize.cpp
- isInefficientLEAReg() : X86FixupLEAs.cpp
- isInertARCValue() : ObjCARCOpts.cpp
- isInertIntrinsic() : ObjCARCInstKind.cpp
- isInheritanceKind() : NativeTypePointer.cpp
- isInlineableCall() : BPFPreserveStaticOffset.cpp
- isInlineableLiteralOp16() : AMDGPUAsmParser.cpp
- isInPartition() : SplitModule.cpp
- isInput() : OptTable.cpp
- isInputAttachment() : SPIRVModuleAnalysis.cpp
- isInRage() : MSP430BranchSelector.cpp
- isInRange() : X86ISelLowering.cpp
- IsInSameBasicBlock() : CallBrPrepare.cpp
- isinsets() : regcomp.c
- isInSmallSection() : LanaiTargetObjectFile.cpp
- IsInSmallSection() : MipsTargetObjectFile.cpp
- isINSMask() : AArch64ISelLowering.cpp
- isInstHardMergeHazard() : LoadStoreOpt.cpp
- isInstructionPairAdd() : ComplexDeinterleavingPass.cpp
- isInstructionPairMul() : ComplexDeinterleavingPass.cpp
- isInstructionPotentiallySymmetric() : ComplexDeinterleavingPass.cpp
- isInSymtab() : WasmObjectWriter.cpp
- isInt32Immediate() : ARMISelDAGToDAG.cpp, PPCISelDAGToDAG.cpp
- isInt64Immediate() : PPCISelDAGToDAG.cpp
- isIntegerBCKind() : VEDisassembler.cpp
- IsIntegerCC() : VEInstrInfo.cpp
- isIntegerLoopHeaderPHI() : ScalarEvolution.cpp
- isIntegerWideningViable() : SROA.cpp
- isIntegerWideningViableForSlice() : SROA.cpp
- isInteresting() : IVUsers.cpp
- IsInterestingCmp() : SanitizerCoverage.cpp
- isInterestingPHIIncomingValue() : AMDGPUCodeGenPrepare.cpp
- isInterestingPointerComparison() : AddressSanitizer.cpp
- isInterestingPointerSubtraction() : AddressSanitizer.cpp
- isInterleaveShuffle() : RISCVISelLowering.cpp
- isInterleavingMask() : ComplexDeinterleavingPass.cpp
- isIntersect() : MachinePipeliner.cpp
- isIntExtFree() : AArch64FastISel.cpp
- isIntImmediate() : AArch64ISelDAGToDAG.cpp, AArch64ISelLowering.cpp
- isIntImmediateEq() : AArch64ISelDAGToDAG.cpp
- isIntOrIntVectorValue() : ValueEnumerator.cpp
- isIntRegForSubInst() : HexagonInstrInfo.cpp
- isIntrinsic() : X86WinEHState.cpp
- isIntrinsicCall() : BasicAliasAnalysis.cpp, BPFPreserveStaticOffset.cpp
- isIntrinsicExpansion() : DXILIntrinsicExpansion.cpp
- isIntrinsicInline() : Mips16HardFloat.cpp
- isIntrinsicOrLFToBeTailCalled() : CodeGenPrepare.cpp
- isIntrinsicWithCC() : SystemZISelLowering.cpp
- isIntrinsicWithCCAndChain() : SystemZISelLowering.cpp
- isIntroVirtual() : TypeIndexDiscovery.cpp
- isInv2Pi() : AMDGPUCombinerHelper.cpp, AMDGPUISelLowering.cpp
- isInvalidPState() : AArch64Disassembler.cpp
- IsInvalidTPInstruction() : MVETPAndVPTOptimisationsPass.cpp
- isInvalidVOPDY() : AMDGPUAsmParser.cpp
- isInvariantStore() : MachineLICM.cpp
- isInvoke() : X86FrameLowering.cpp
- isItaniumEncoding() : Demangle.cpp
- isIVIncrement() : CodeGenPrepare.cpp
- isJump() : R600InstrInfo.cpp
- isJumpOpcode() : ARCInstrInfo.cpp
- IsKernelArgInt8() : SPIRVEmitIntrinsics.cpp
- isKeyValuePair() : ProfileSummary.cpp
- isKillAddress() : SROA.cpp
- isKnownBase() : RewriteStatepointsForGC.cpp
- isKnownExactCastIntToFP() : InstCombineCasts.cpp
- isKnownIntegral() : AMDGPULibCalls.cpp
- isKnownLibFunction() : ModuleInliner.cpp, LazyCallGraph.cpp
- isKnownNonConstant() : LazyValueInfo.cpp
- isKnownNonEqual() : ValueTracking.cpp
- isKnownNonNaN() : ValueTracking.cpp
- isKnownNonNull() : AMDGPULegalizerInfo.cpp, SIISelLowering.cpp
- isKnownNonNullFromDominatingCondition() : ValueTracking.cpp
- isKnownNonZero() : ValueTracking.cpp
- isKnownNonZeroFromAssume() : ValueTracking.cpp
- isKnownNonZeroFromOperator() : ValueTracking.cpp
- isKnownPredicateExtendIdiom() : ScalarEvolution.cpp
- IsKnownPredicateViaAddRecStart() : ScalarEvolution.cpp
- IsKnownPredicateViaMinOrMax() : ScalarEvolution.cpp
- isKnownTypeIdMember() : LowerTypeTests.cpp
- isKnownV5SectionID() : DWARFUnitIndex.cpp
- isLabelChar() : LLLexer.cpp
- isLabelTail() : LLLexer.cpp
- isLaneCrossingShuffleMask() : X86ISelLowering.cpp
- isLaneInsensitive() : PPCISelDAGToDAG.cpp
- isLaneMaskFromSameBlock() : AMDGPUInstructionSelector.cpp
- isLanes1toNKnownZero() : AArch64ISelLowering.cpp
- isLdOffsetInRangeOfSt() : AArch64LoadStoreOptimizer.cpp
- isLdsDma() : GCNHazardRecognizer.cpp
- isLdStSafeToCluster() : PPCInstrInfo.cpp
- isLEA() : X86FixupLEAs.cpp, X86OptimizeLEAs.cpp
- isLeakCheckerRoot() : GlobalOpt.cpp
- isLegalAddImmediate() : LoopStrengthReduce.cpp
- isLegalAddressImmediate() : ARMISelLowering.cpp
- isLegalArithImmed() : AArch64ISelLowering.cpp
- isLegalBitRotate() : RISCVISelLowering.cpp
- isLegalConversion() : X86ISelLowering.cpp
- isLegalCrossLaneType() : AMDGPUAtomicOptimizer.cpp
- isLegalDSPCondCode() : MipsSEISelLowering.cpp
- isLegalElementTypeForRVV() : RISCVCallLowering.cpp
- isLegalMaskCompare() : X86ISelDAGToDAG.cpp
- isLegalMVEShuffleOp() : ARMISelLowering.cpp
- IsLegalOffset() : CSKYRegisterInfo.cpp
- isLegalOrConvertableAddressImm() : ARMLoadStoreOptimizer.cpp
- isLegalT1AddressImmediate() : ARMISelLowering.cpp
- isLegalT2AddressImmediate() : ARMISelLowering.cpp
- isLegalToCombineMinNumMaxNum() : DAGCombiner.cpp
- isLegalToInterChangeLoops() : LoopInterchange.cpp
- isLegalUse() : LoopStrengthReduce.cpp
- isLexicographicallyPositive() : LoopInterchange.cpp
- isLibCallInTailPosition() : LegalizerHelper.cpp
- isLifeTimeMarker() : SimplifyCFG.cpp
- isLifetimeStart() : GVN.cpp
- isLiteralsPair() : AArch64MacroFusion.cpp
- isLittleEndianTriple() : PPCTargetMachine.cpp
- isLiveOut() : SIOptimizeExecMasking.cpp
- isLiveThrough() : RegisterCoalescer.cpp
- isLoad() : ARCInstrInfo.cpp
- isLoadAbsSet() : HexagonVLIWPacketizer.cpp
- isLoadAndTestAsCmp() : SystemZElimCompare.cpp
- isLoadCombineCandidate() : Reassociate.cpp
- isLoadCombineCandidateImpl() : SLPVectorizer.cpp
- isLoadCommandObsolete() : MachOObjectFile.cpp
- isLoadCommandWithPayloadString() : MachOObjcopy.cpp
- isLoadConditional() : LoopLoadElimination.cpp
- isLoadInvariantInLoop() : LICM.cpp
- isLoadOrMultipleLoads() : AArch64ISelLowering.cpp
- isLoadOrStore() : DependenceAnalysis.cpp
- isLoadSingle() : ARMLoadStoreOptimizer.cpp
- isLoadStoreLegal() : AMDGPULegalizerInfo.cpp
- isLoadStoreSizeLegal() : AMDGPULegalizerInfo.cpp
- isLoadStoreThatCanHandleDisplacement() : ARCOptAddrMode.cpp
- isLocalCopy() : RegisterCoalescer.cpp
- isLogicalMaskOp() : LegalizeVectorTypes.cpp
- isLogicalOpOnExec() : SIOptimizeExecMasking.cpp
- isLogicOp() : X86ISelLowering.cpp
- isLongCall() : XtensaISelLowering.cpp
- isLoopCounter() : IndVarSimplify.cpp
- isLoopDead() : LoopDeletion.cpp
- isLoopExitTestBasedOn() : IndVarSimplify.cpp
- isLoopNestPassName() : PassBuilder.cpp
- isLoopNeverExecuted() : LoopDeletion.cpp
- isLoopPassName() : PassBuilder.cpp
- isLower() : RustDemangle.cpp
- isLowerSaturate() : ARMISelLowering.cpp
- isLowerSaturatingConditional() : ARMISelLowering.cpp
- isLowHalfOnly() : HexagonISelDAGToDAGHVX.cpp
- isLRAvailable() : ARMBaseInstrInfo.cpp
- isLRSpilled() : AArch64MachineFunctionInfo.cpp
- isLTOPreLink() : PassBuilderPipelines.cpp
- isLTorLE() : ARMISelLowering.cpp
- isM1OrSmaller() : RISCVTargetTransformInfo.cpp
- isM68kCCUnsigned() : M68kISelLowering.cpp
- isM68kLogicalCmp() : M68kISelLowering.cpp
- isMachineFunctionPassName() : PassBuilder.cpp
- isMacroParameterChar() : MasmParser.cpp
- isMaskedStoreOverwrite() : DeadStoreElimination.cpp
- isMaskOperand() : RISCVVLOptimizer.cpp
- isMaskOrZero() : InstCombineCompares.cpp
- isMatchingOrAlias() : AArch64AsmParser.cpp
- isMatchingReloc() : MipsELFObjectWriter.cpp
- isMatchingStartStopPair() : SMEPeepholeOpt.cpp
- isMatchingStore() : AArch64LoadStoreOptimizer.cpp
- isMemberPointer() : TypeIndexDiscovery.cpp, MicrosoftDemangle.cpp
- isMemInstrToReplace() : SPIRVEmitIntrinsics.cpp
- isMemModifiedBetween() : VectorCombine.cpp
- isMemOPCandidate() : HexagonISelDAGToDAG.cpp
- isMemOperand() : X86MCTargetDesc.cpp
- IsMemoryAssignmentError() : LanaiAsmParser.cpp
- isMemoryLocation() : DwarfExpression.cpp
- isMemoryOp() : ARMLoadStoreOptimizer.cpp
- isMemProfClone() : MemProfContextDisambiguation.cpp
- isMemSrcFromConstant() : SelectionDAG.cpp
- isMergeableIndexLdSt() : AArch64LoadStoreOptimizer.cpp
- isMergeableLdStUpdate() : AArch64LoadStoreOptimizer.cpp
- isMergePassthruOpcode() : AArch64ISelLowering.cpp
- isMicroMips() : MipsTargetStreamer.cpp
- isMImm() : VEISelLowering.cpp
- isMIModifiesReg() : RISCVInstrInfo.cpp
- IsMinMaxConsistingOf() : ScalarEvolution.cpp
- isMinSize() : HexagonFrameLowering.cpp
- isMips32r6() : MipsTargetStreamer.cpp
- isMips64EL() : ELFEmitter.cpp
- isMIReadsReg() : RISCVInstrInfo.cpp
- isMla() : AArch64A57FPLoadBalancing.cpp
- isMMAType() : PPCTargetTransformInfo.cpp
- isMMSourceRegister() : MicroMipsSizeReduction.cpp
- isMMThreeBitGPRegister() : MicroMipsSizeReduction.cpp
- isMod() : BTFParser.cpp
- isModifyingBinopOfNonZero() : ValueTracking.cpp
- isModulePassName() : PassBuilder.cpp
- isMoveInstr() : RegisterCoalescer.cpp
- IsMovepDestinationReg() : MicroMipsSizeReduction.cpp
- IsMovepDestinationRegPair() : MicroMipsSizeReduction.cpp
- IsMovepSrcRegister() : MicroMipsSizeReduction.cpp
- IsMovrelsSDWAOpcode() : AMDGPUAsmParser.cpp
- isMul() : AArch64A57FPLoadBalancing.cpp, SIISelLowering.cpp
- isMulPowOf2() : AArch64FastISel.cpp
- isMulSExtable() : LoopStrengthReduce.cpp
- isMultiLaneShuffleMask() : X86ISelLowering.cpp
- isMultiple() : InstCombineMulDivRem.cpp
- isMultipleOfTypeSize() : InstCombineCasts.cpp
- IsMulWideOperandDemotable() : NVPTXISelLowering.cpp
- isMustExecuteIn() : MustExecute.cpp
- isMyCode() : InputFile.cpp
- isNamespaceLikeEntry() : DependencyTracker.cpp
- isNaturalMemoryOperand() : SystemZISelLowering.cpp
- isNByteElemShuffleMask() : PPCISelLowering.cpp
- isNeg() : ComplexDeinterleavingPass.cpp
- isNegatedInteger() : AArch64ISelLowering.cpp
- isNeitherAnorX() : HexagonMCChecker.cpp
- isNEONTwoResultShuffleMask() : ARMISelLowering.cpp
- isNeutralElement() : DIExpressionOptimizer.cpp
- isNeutralValue() : InstCombineCompares.cpp
- isNeverEqualToUnescapedAlloc() : InstructionCombining.cpp
- isNewFormatTBAATypeNode() : Verifier.cpp
- isNewlineChar() : MILexer.cpp
- isNF() : X86Disassembler.cpp
- isNoAliasOrByValArgument() : AliasAnalysis.cpp
- isNonASCII() : SourceMgr.cpp
- isNonCanonicalEmptySet() : ConstantFPRange.cpp
- isNonEqualMul() : ValueTracking.cpp
- isNonEqualPHIs() : ValueTracking.cpp
- isNonEqualPointersWithRecursiveGEP() : ValueTracking.cpp
- isNonEqualSelect() : ValueTracking.cpp
- isNonEqualShl() : ValueTracking.cpp
- isNonEscapingGlobalNoAliasWithLoad() : GlobalsModRef.cpp
- isNonFoldablePartialRegisterLoad() : X86InstrInfo.cpp
- isNonILP32reloc() : AArch64ELFObjectWriter.cpp
- IsNonLocalValue() : CodeGenPrepare.cpp
- isNonRenamableLocal() : ModuleSummaryAnalysis.cpp
- isNonTrivial() : CodeViewDebug.cpp
- isNonVolatileLoad() : ModuleSummaryAnalysis.cpp
- isNonVolatileStore() : ModuleSummaryAnalysis.cpp
- isNonZeroAdd() : ValueTracking.cpp
- isNonZeroAVL() : RISCVISelLowering.cpp
- isNonZeroElementsInOrder() : X86ISelLowering.cpp
- isNonZeroModBitWidthOrUndef() : LegalizerHelper.cpp, TargetLowering.cpp
- isNonZeroMul() : ValueTracking.cpp
- isNonZeroRecurrence() : ValueTracking.cpp
- isNonZeroShift() : ValueTracking.cpp
- isNonZeroSub() : ValueTracking.cpp
- isNoopBitcast() : Analysis.cpp
- isNoopOrBroadcastShuffleMask() : X86ISelLowering.cpp
- isNoopPtrIntCastPair() : InferAddressSpaces.cpp
- isNoopShuffleMask() : X86ISelLowering.cpp
- isNopCopy() : MachineCopyPropagation.cpp
- isNoReturnDef() : MachineRegisterInfo.cpp
- isNot() : AMDGPULegalizerInfo.cpp
- IsNOT() : X86ISelLowering.cpp
- isNotExclusivelyConstantDerived() : SafepointIRVerifier.cpp
- isNotInCycle() : BasicAliasAnalysis.cpp
- isNotUsedOrFoldableInLoop() : LICM.cpp
- isNoUnsignedWrap() : AMDGPUInstructionSelector.cpp, AMDGPUISelDAGToDAG.cpp
- isNoWrap() : LoopAccessAnalysis.cpp
- isNoWrapAddRec() : LoopAccessAnalysis.cpp
- isNullary() : PPCReduceCRLogicals.cpp
- isNullFPScalarOrVectorConst() : X86ISelLowering.cpp
- isNullOrUndef() : TargetLoweringObjectFile.cpp
- IsNullTerminatedString() : TargetLoweringObjectFile.cpp
- isNumberChar() : FileUtilities.cpp
- isNVCastToHalfWidthElements() : AArch64ISelLowering.cpp
- isNVVMAtomic() : NVPTXTargetTransformInfo.cpp
- isObjCClass() : DwarfDebug.cpp
- isObjCSelector() : DWARFAcceleratorTable.cpp
- isObjectSize() : BasicAliasAnalysis.cpp
- isObjectSizeLessThanOrEq() : InstCombineLoadStoreAlloca.cpp
- isObjectSmallerThan() : BasicAliasAnalysis.cpp
- isOffsetLegal() : SampleProfReader.cpp
- isOldDbgFormatIntrinsic() : LLParser.cpp
- isOldLoopArgument() : AutoUpgrade.cpp
- isOneDimensionalArray() : LoopCacheAnalysis.cpp
- isOneOrNegOne() : AMDGPUCodeGenPrepare.cpp
- isOnlyCopiedFromConstantMemory() : InstCombineLoadStoreAlloca.cpp
- isOnlyReachableViaThisEdge() : GVN.cpp
- isOnlyUsedByStores() : SystemZISelLowering.cpp
- isOnlyUsedInComparisonWithZero() : SimplifyLibCalls.cpp
- isOnlyUsedInEntryBlock() : SelectionDAGBuilder.cpp
- isOnlyUsedInEqualityComparison() : SimplifyLibCalls.cpp
- isOpcodeHandled() : HexagonISelDAGToDAG.cpp
- isOpcodeRep() : X86FrameLowering.cpp
- isOpcWithIntImmediate() : AArch64ISelDAGToDAG.cpp, AArch64ISelLowering.cpp, ARMISelDAGToDAG.cpp, PPCISelDAGToDAG.cpp
- isOpDefinedInBlock() : JumpThreading.cpp
- IsOperandAMemoryOperand() : CodeGenPrepare.cpp
- isOperandKill() : MachineLICM.cpp
- isOperandOf() : ScheduleDAGRRList.cpp
- isOperandOfVmullHighP64() : AArch64TargetTransformInfo.cpp
- isOperandUnresolved() : Metadata.cpp
- isOperationFoldable() : LazyValueInfo.cpp
- isOperator() : AsmParser.cpp, MasmParser.cpp
- isOptimizeCompareCandidate() : ARMBaseInstrInfo.cpp
- isOptNone() : HexagonFrameLowering.cpp
- isOptSize() : HexagonFrameLowering.cpp
- isOpZeroOfSubwordPreincLoad() : PPCInstrInfo.cpp
- isORCopyInst() : MipsSEInstrInfo.cpp
- isOrdered() : MemorySSA.cpp
- isOrderedAtomic() : FunctionAttrs.cpp
- isOrderedCompoundPair() : HexagonMCCompound.cpp
- isOriginalBaseResult() : RewriteStatepointsForGC.cpp
- isOrXorChain() : AArch64ISelLowering.cpp
- isOrXorXorTree() : X86ISelLowering.cpp
- isOverflowArithmetic() : M68kISelLowering.cpp
- isPackedVectorType() : AArch64ISelLowering.cpp
- isPartialOverwrite() : DeadStoreElimination.cpp
- IsPartOfWord() : FileCheck.cpp
- isPassedInFPR() : AArch64ISelLowering.cpp
- isPathAbsoluteOnWindowsOrPosix() : DWARFDebugLine.cpp
- isPCRel() : HexagonMCCodeEmitter.cpp
- isPCRel32Branch() : X86MCCodeEmitter.cpp
- isPCRelNode() : PPCISelLowering.cpp
- isPerfectIncrement() : ARMISelDAGToDAG.cpp
- isPermlane() : GCNHazardRecognizer.cpp
- isPhysicalRegCopy() : R600MachineScheduler.cpp
- isPointerAlwaysReplaceable() : Loads.cpp
- isPointerOperand() : BPFPreserveStaticOffset.cpp, AddressSanitizer.cpp
- isPointerType() : MicrosoftDemangle.cpp
- isPointerUseReplacable() : Loads.cpp
- isPointerValueDeadOnEntryToFunction() : GlobalOpt.cpp
- isPoisonShift() : InstructionSimplify.cpp
- isPossibleIndirectCallTarget() : WinCFGuard.cpp
- isPostIncrementForm() : LanaiInstPrinter.cpp
- isPostIndex() : ARMLoadStoreOptimizer.cpp
- isPostIndexLdStOpcode() : AArch64InstrInfo.cpp
- isPotentialBlockedMemCpyLd() : X86AvoidStoreForwardingBlocks.cpp
- isPotentialBlockedMemCpyPair() : X86AvoidStoreForwardingBlocks.cpp
- isPotentialBlockingStoreInst() : X86AvoidStoreForwardingBlocks.cpp
- isPotentiallyReachable() : Attributor.cpp
- isPow2Splat() : AArch64ISelLowering.cpp
- isPowerOf2Constant() : ARMISelLowering.cpp
- isPowerOfTwoRecurrence() : ValueTracking.cpp
- isPredicateCCSettingOp() : AArch64ISelLowering.cpp
- isPredicatedOnPHI() : CallSiteSplitting.cpp
- IsPredicateKnownToFail() : SelectionDAGISel.cpp
- isPredicateSetter() : R600InstrInfo.cpp
- isPreferredADD() : AArch64ISelDAGToDAG.cpp
- isPrefix() : X86AsmBackend.cpp
- isPrefixedOrGrouping() : CommandLine.cpp
- isPreIncrementForm() : LanaiInstPrinter.cpp
- isPreIndex() : ARMLoadStoreOptimizer.cpp
- isPreLdStPairCandidate() : AArch64LoadStoreOptimizer.cpp
- isPreserveArrayIndex() : BPFPreserveStaticOffset.cpp
- isPreserveStaticOffsetCall() : BPFPreserveStaticOffset.cpp
- isPreserveStructIndex() : BPFPreserveStaticOffset.cpp
- isPreserveUnionIndex() : BPFPreserveStaticOffset.cpp
- isPrintableString() : MCAsmStreamer.cpp
- isProfitable() : StableFunctionMap.cpp
- isProfitableChain() : LoopStrengthReduce.cpp
- isProfitableToInterleave() : MVELaneInterleavingPass.cpp
- isProfitableToSpeculate() : SimplifyCFG.cpp
- isProfitableToUseFlagOp() : X86ISelLowering.cpp
- isPrologueCFIInstruction() : CFIFixup.cpp
- isPromotableLoadFromStore() : AArch64LoadStoreOptimizer.cpp
- isPromotableZeroStoreInst() : AArch64LoadStoreOptimizer.cpp
- isPromotedInstructionLegal() : CodeGenPrepare.cpp
- isPromotedOpNeedingSplit() : RISCVISelLowering.cpp
- isPromotedResultSafe() : TypePromotion.cpp
- IsPtrInBounds() : PPCLoopInstrFormPrep.cpp
- isPtrKnownNeverNull() : AMDGPUCodeGenPrepare.cpp
- isPTruePromoted() : SVEIntrinsicOpts.cpp
- IsPTXVectorType() : NVPTXISelLowering.cpp
- isPushPop() : X86DynAllocaExpander.cpp
- IsQRMVEInstruction() : ARMISelLowering.cpp
- isQuote() : CommandLine.cpp
- isReachable() : SIFixSGPRCopies.cpp
- isReachableAmongDominated() : WebAssemblyExceptionInfo.cpp
- isReachableFromPHI() : X86PartialReduction.cpp
- isReachableImpl() : CFG.cpp
- isReadWriteMemCall() : MemoryModelRelaxationAnnotations.cpp
- isRealSpill() : InlineSpiller.cpp
- isReassociableOp() : Reassociate.cpp, LICM.cpp, Reassociate.cpp
- isRebasedHexDigit() : MicrosoftDemangle.cpp
- isReductionCandidate() : SLPVectorizer.cpp
- isRedundantFlagInstr() : ARMBaseInstrInfo.cpp, LanaiInstrInfo.cpp
- isReferencingMDNode() : AsmWriter.cpp
- isReg() : MipsInstPrinter.cpp
- isRegCondBranchOpcode() : SparcInstrInfo.cpp
- isRegDependence() : HexagonVLIWPacketizer.cpp
- isRegInClass() : ARMLowOverheadLoops.cpp
- IsRegister() : LanaiAsmParser.cpp
- isRegisterChar() : MILexer.cpp
- isRegisterClassType() : AMDGPULegalizerInfo.cpp
- isRegisterSize() : AMDGPULegalizerInfo.cpp
- isRegisterType() : PPCLegalizerInfo.cpp, AMDGPULegalizerInfo.cpp
- isRegisterVectorElementType() : AMDGPULegalizerInfo.cpp
- isRegisterVectorType() : AMDGPULegalizerInfo.cpp
- isRegLiveIn() : M68kFrameLowering.cpp
- isRegOrFI() : SIInstrInfo.cpp
- isRegOrImmWithInputMods() : AMDGPUAsmParser.cpp
- isRegOtherThanSPAndFP() : VarLocBasedImpl.cpp
- isRegularReg() : AMDGPUAsmParser.cpp
- isRegUsedByPhiNodes() : FastISel.cpp
- isReInterleaveMask() : InterleavedAccessPass.cpp
- isRelaxableBranch() : X86AsmBackend.cpp
- isRelevantAddressingMode() : X86AvoidStoreForwardingBlocks.cpp
- isRelocScattered() : DWARFContext.cpp
- isRemainderZero() : DependenceAnalysis.cpp
- isRemOfLoopIncrementWithLoopInvariant() : CodeGenPrepare.cpp
- isRemovablePointerIntrinsic() : AMDGPULowerBufferFatPointers.cpp
- isRemovableWrite() : InstructionCombining.cpp
- isRenamedInGFX9() : SIInstrInfo.cpp
- isRepeatedByteSequence() : AsmPrinter.cpp
- isRepeatedConcatMask() : RISCVTargetTransformInfo.cpp
- isRepeatedNonIdentityClusteredMask() : SLPVectorizer.cpp
- isRepeatedShuffleMask() : X86ISelLowering.cpp
- isRepeatedTargetShuffleMask() : X86ISelLowering.cpp
- isReplicationMaskWithParams() : Instructions.cpp
- isReportingError() : SimplifyLibCalls.cpp
- isRequiredByABISymbol() : ELFObjcopy.cpp
- isRestoreCall() : HexagonFrameLowering.cpp
- isReturnNonNull() : FunctionAttrs.cpp
- isReverseMask() : ARMISelLowering.cpp
- isReverseOrder() : SLPVectorizer.cpp
- IsRevOpcode() : AMDGPUAsmParser.cpp
- isRewritableImplicitDef() : AArch64LoadStoreOptimizer.cpp
- isREX() : X86Disassembler.cpp
- isREX2() : X86Disassembler.cpp
- isRFE() : GCNHazardRecognizer.cpp
- isRightAfterData() : X86AsmBackend.cpp
- isRIPRelative() : X86AsmBackend.cpp
- isRootFile() : MCDwarf.cpp
- IsRootTBAANode() : Verifier.cpp
- isROV() : DXILResource.cpp
- isRustEncoding() : Demangle.cpp
- isRVVWholeLoadStore() : RISCVInstrInfo.cpp
- isRWLane() : GCNHazardRecognizer.cpp
- isS16() : ARMISelLowering.cpp
- IsSafeAndProfitableToMove() : ARMLoadStoreOptimizer.cpp
- isSafeAndProfitableToSinkLoad() : InstCombinePHI.cpp
- isSafeCheapLoadStore() : SimplifyCFG.cpp
- IsSafeComputationToRemove() : GlobalOpt.cpp
- isSafeDecreasingBound() : LoopConstrainer.cpp
- isSafeDependenceDistance() : LoopAccessAnalysis.cpp
- isSafeForNoNTrivialUnswitching() : SimpleLoopUnswitch.cpp
- isSafeIncreasingBound() : LoopConstrainer.cpp
- isSafeLoadOfSelectToSpeculate() : SROA.cpp
- isSafePHIToSpeculate() : SROA.cpp
- isSafeToExecuteUnconditionally() : LICM.cpp
- isSafeToFoldImmIntoCopy() : SIFixSGPRCopies.cpp
- isSafeToHoistInstr() : SimplifyCFG.cpp
- isSafeToHoistInvoke() : SimplifyCFG.cpp
- isSafeToMove() : RISCVVectorPeephole.cpp, WebAssemblyRegStackify.cpp, Sink.cpp
- isSafeToSinkLoad() : SelectOptimize.cpp
- isSafeToSpeculateStore() : SimplifyCFG.cpp
- isSafeToTruncateWideIVType() : LoopPredication.cpp
- isSafeTruncation() : AMDGPUAsmParser.cpp
- isSameCompare() : InstructionSimplify.cpp
- isSameReg() : SIPeepholeSDWA.cpp
- isSameScalarConst() : WebAssemblyDebugValueManager.cpp
- isSameUnderlyingObjectInLoop() : ValueTracking.cpp
- isSampledImage() : SPIRVModuleAnalysis.cpp
- IsSamplerType() : R600OpenCLImageTypeLoweringPass.cpp
- isSanitizer() : LLParser.cpp
- isSaturatingMinMax() : DAGCombiner.cpp
- isSaveReachableThroughClean() : ShrinkWrap.cpp
- IsScalarTBAANodeImpl() : Verifier.cpp
- isScalarToVec() : PPCISelLowering.cpp
- isScalarToVector() : SystemZISelLowering.cpp
- isScaledConstantInRange() : ARMISelDAGToDAG.cpp
- isSchedBarrier() : HexagonVLIWPacketizer.cpp
- isSchedBoundary() : MachineScheduler.cpp
- isScope() : Verifier.cpp
- isSDKVersionToken() : DarwinAsmParser.cpp
- isSecondInstructionInSequence() : AArch64A53Fix835769.cpp
- isSecondMulOrBranch() : MipsMulMulBugPass.cpp
- isSectionReferenced() : WasmObjectWriter.cpp
- isSehScopeBegin() : X86WinEHState.cpp
- isSehScopeEnd() : X86WinEHState.cpp
- IsSelect() : PPCISelLowering.cpp
- isSelect01() : InstCombineSelect.cpp
- IsSelectCC() : PPCISelLowering.cpp
- isSelectPseudo() : RISCVISelLowering.cpp, SystemZISelLowering.cpp
- isSendMsgTraceDataOrGDS() : GCNHazardRecognizer.cpp
- isSentinel() : DWARFAcceleratorTable.cpp
- isSequentialOrUndefInRange() : X86ISelLowering.cpp
- isSequentialOrUndefOrZeroInRange() : X86ISelLowering.cpp
- isSetCC() : AArch64ISelLowering.cpp
- isSETCCOp() : LegalizeVectorTypes.cpp
- isSETCCorConvertedSETCC() : LegalizeVectorTypes.cpp
- isSetCCOrZExtSetCC() : AArch64ISelLowering.cpp
- isSeveralBitsExtractOpFromShr() : AArch64ISelDAGToDAG.cpp
- isSeveralBitsPositioningOpFromShl() : AArch64ISelDAGToDAG.cpp
- isSExtLoad() : AArch64FastISel.cpp
- isSGetReg() : GCNHazardRecognizer.cpp
- isSGPRToVGPRCopy() : SIFixSGPRCopies.cpp
- isShiftedMask() : AArch64ISelDAGToDAG.cpp
- isShiftedUIntAtAnyPosition() : MipsAsmParser.cpp
- isSHL16() : ARMISelLowering.cpp
- isShlDoublePermute() : SystemZISelLowering.cpp
- isShortenableAtTheBeginning() : DeadStoreElimination.cpp
- isShortenableAtTheEnd() : DeadStoreElimination.cpp
- isShuffleEquivalent() : X86ISelLowering.cpp
- isShuffleEquivalentToSelect() : InstCombineVectorOps.cpp
- isShuffleExtractingFromLHS() : InstCombineVectorOps.cpp
- isShuffleFoldableLoad() : X86ISelLowering.cpp
- isShuffleMaskInputInPlace() : X86ISelLowering.cpp
- isShuffleMaskInRange() : PPCISelLowering.cpp
- isSigned() : ExpandLargeDivRem.cpp
- isSignedChar() : FileUtilities.cpp
- isSignedMinMaxClamp() : ValueTracking.cpp
- isSignedMinMaxIntrinsicClamp() : ValueTracking.cpp
- isSignedOp() : SelectionDAG.cpp
- isSignExtended() : AArch64ISelLowering.cpp, ARMISelLowering.cpp, PPCISelLowering.cpp
- isSignExtendedW() : LoongArchOptWInstrs.cpp, RISCVOptWInstrs.cpp
- isSignExtendingOpW() : LoongArchOptWInstrs.cpp, RISCVOptWInstrs.cpp
- isSignExtendShiftType() : AArch64InstructionSelector.cpp
- isSignTest() : InstCombineCompares.cpp
- isSimilarDispOp() : X86OptimizeLEAs.cpp
- isSimm7() : VEISelLowering.cpp
- isSimple() : SLPVectorizer.cpp
- isSimpleBD12Move() : SystemZInstrInfo.cpp
- isSimpleCastedPHI() : ScalarEvolution.cpp
- isSimpleEnoughValueToCommit() : Evaluator.cpp
- isSimpleEnoughValueToCommitHelper() : Evaluator.cpp
- isSimpleIf() : SILowerControlFlow.cpp
- isSimpleIndexCalc() : ARMConstantIslandPass.cpp
- isSimpleIVUser() : SimplifyIndVar.cpp
- isSimpleMove() : SystemZInstrInfo.cpp
- IsSimplerBaseSCEVForTarget() : LoopStrengthReduce.cpp
- isSimpleReturn() : X86AsmPrinter.cpp
- isSimpleShift() : SystemZISelLowering.cpp
- isSimpleVIDSequence() : RISCVISelLowering.cpp
- isSinCosLibcallAvailable() : LegalizeDAG.cpp
- isSingleElementRepeatedMask() : X86ISelLowering.cpp
- IsSingleInstrConstant() : ARMISelLowering.cpp
- isSingleSHUFPSMask() : X86ISelLowering.cpp
- isSingleSourceMaskImpl() : Instructions.cpp
- isSingletonEXTMask() : AArch64ISelLowering.cpp
- isSingletonVEXTMask() : ARMISelLowering.cpp
- isSingleUnscheduledPred() : VLIWMachineScheduler.cpp
- isSingleUnscheduledSucc() : VLIWMachineScheduler.cpp
- isSlicingProfitable() : DAGCombiner.cpp
- isSlotPreAllocated() : AArch64StackTaggingPreRA.cpp
- isSmallDataSection() : HexagonTargetObjectFile.cpp
- IsSmallObject() : XCoreISelLowering.cpp
- isSmallOddVector() : AMDGPULegalizerInfo.cpp
- isSMEABIRoutineCall() : AArch64TargetTransformInfo.cpp
- isSMEMClauseInst() : SIFormMemoryClauses.cpp
- isSMovRel() : GCNHazardRecognizer.cpp
- isSoftF16() : X86ISelLowering.cpp
- isSortedByValueNo() : X86ISelLoweringCall.cpp
- isSpecialLLVMGlobalArrayForStaticInit() : PPCAsmPrinter.cpp
- isSpecialLLVMGlobalArrayToSkip() : PPCAsmPrinter.cpp
- isSpecialMachOSection() : GlobalMerge.cpp
- isSplat() : LowerMatrixIntrinsics.cpp, SLPVectorizer.cpp
- isSplatBV() : PPCISelLowering.cpp
- isSplatShuffle() : AArch64TargetTransformInfo.cpp
- isSplitEdge() : RegisterCoalescer.cpp
- isSplitFatPtr() : AMDGPULowerBufferFatPointers.cpp
- isSpreadMask() : RISCVISelLowering.cpp
- isSRA16() : ARMISelLowering.cpp
- isSRL16() : ARMISelLowering.cpp
- isSSA() : MIRParser.cpp
- isSSATMinMaxPattern() : ARMTargetTransformInfo.cpp
- isSSetReg() : GCNHazardRecognizer.cpp
- isStartChunk() : AArch64ExpandImm.cpp
- isStdout() : ToolOutputFile.cpp
- isStorageImage() : SPIRVModuleAnalysis.cpp
- isStorageTexelBuffer() : SPIRVModuleAnalysis.cpp
- isStore() : ARCInstrInfo.cpp
- isStoreConditional() : PPCISelLowering.cpp
- isStoreCountWaitZero() : GCNHazardRecognizer.cpp
- IsStoredObjCPointer() : ProvenanceAnalysis.cpp
- isStoreInst() : HexagonMCDuplexInfo.cpp
- isStrictSubset() : OMPContext.cpp
- isStride64() : SIInstrInfo.cpp
- isStructPathTBAA() : TypeBasedAliasAnalysis.cpp
- isStructure() : Local.cpp
- isSubBorrowChain() : SystemZISelLowering.cpp
- isSubRegOf() : SIInstrInfo.cpp
- isSubset() : OMPContext.cpp
- isSUBSRegImm() : AArch64InstrInfo.cpp
- isSuccOrder() : MachinePipeliner.cpp
- isSuitableForBSS() : TargetLoweringObjectFile.cpp
- isSuitableForMask() : ARMBaseInstrInfo.cpp
- isSupportedAccessType() : AMDGPUPromoteAlloca.cpp
- isSupportedArgumentType() : MipsCallLowering.cpp, RISCVCallLowering.cpp
- isSupportedAtomicType() : InstCombineLoadStoreAlloca.cpp
- isSupportedGuardInstruction() : GuardWidening.cpp
- isSupportedInstr() : RISCVVLOptimizer.cpp
- isSupportedMemset() : AMDGPUPromoteAlloca.cpp
- isSupportedReturnType() : MipsCallLowering.cpp, RISCVCallLowering.cpp
- isSupportedSectionKind() : DWP.cpp
- isSupportedType() : ARMCallLowering.cpp
- IsSVECalleeSave() : AArch64FrameLowering.cpp
- IsSVECntIntrinsic() : AArch64ISelLowering.cpp
- isSVERegOp() : SMEPeepholeOpt.cpp
- isSwiftError() : IRTranslator.cpp
- isSwitchDense() : SimplifyCFG.cpp
- isSWTestOp() : PPCISelDAGToDAG.cpp
- isSymbolLinkerVisible() : MachObjectWriter.cpp
- isSystemInstr() : HexagonVLIWPacketizer.cpp
- isT1i32Load() : ARMLoadStoreOptimizer.cpp
- isT1i32Store() : ARMLoadStoreOptimizer.cpp
- isT2i32Load() : ARMLoadStoreOptimizer.cpp
- isT2i32Store() : ARMLoadStoreOptimizer.cpp
- isTagStore() : AArch64LoadStoreOptimizer.cpp
- isTagType() : MicrosoftDemangle.cpp
- isTailCallOpcode() : M68kFrameLowering.cpp, X86FrameLowering.cpp
- isTargetConstant() : HexagonISelDAGToDAG.cpp
- isTargetNullPtr() : ExecutionEngine.cpp
- isTargetShuffle() : X86ISelLowering.cpp
- isTargetShuffleEquivalent() : X86ISelLowering.cpp
- isTargetShuffleVariableMask() : X86ISelLowering.cpp
- isTargetWindows() : AArch64FrameLowering.cpp
- isTblTbxInstruction() : AArch64InstPrinter.cpp
- isTerminalReg() : RegisterCoalescer.cpp
- isThreadPointerAcquisitionNode() : PPCISelDAGToDAG.cpp
- isThumb() : ARMAsmPrinter.cpp
- isThumbFunction() : LowerTypeTests.cpp
- isThumbI8Relocation() : ARMAsmParser.cpp
- isTiedToNotUndef() : RegAllocFast.cpp
- isTileDef() : X86FastPreTileConfig.cpp
- isTileRegDef() : X86FastPreTileConfig.cpp
- isTileRegister() : X86FastPreTileConfig.cpp
- isTOCSaveRestoreRequired() : PPCISelLowering.cpp
- isTopLevelPadForMSVC() : WinEHPrepare.cpp
- isTransformable() : AArch64AdvSIMDScalarPass.cpp
- isTraversalComponent() : VirtualFileSystem.cpp
- isTrigLibCall() : SimplifyLibCalls.cpp
- isTriviallyReplaceablePHI() : LICM.cpp
- isTriviallyUniform() : AMDGPUInstCombineIntrinsic.cpp
- isTRN_v_undef_Mask() : AArch64ISelLowering.cpp
- isTruePredicate() : ValueTracking.cpp
- isTruncatedShiftCountForLEA() : X86InstrInfo.cpp
- isTruncateOf() : DAGCombiner.cpp
- isTruncMask() : ARMISelLowering.cpp
- isTruncWithZeroHighBitsInput() : M68kISelLowering.cpp, X86ISelLowering.cpp
- isTsanAtomic() : ThreadSanitizer.cpp
- isTwoAddrUse() : TwoAddressInstructionPass.cpp
- isType() : Verifier.cpp
- isTypeCongruent() : Verifier.cpp
- isTypeFoldingSupported() : SPIRVInstructionSelector.cpp, SPIRVLegalizerInfo.cpp, SPIRVLegalizerInfo.h, SPIRVPostLegalizer.cpp, SPIRVPreLegalizer.cpp
- isTypeLegalForLookupTable() : SimplifyCFG.cpp
- IsTypePassedAsArray() : NVPTXISelLowering.cpp
- isU24() : AMDGPUISelLowering.cpp
- isUnalignedMemmoryAccess() : MipsLegalizerInfo.cpp
- isUnaryOp() : X86ISelLowering.cpp
- isUncheckedLoadOrStoreOpcode() : AArch64StackTaggingPreRA.cpp
- isUncondBranchOpcode() : ARCInstrInfo.cpp, SparcInstrInfo.cpp, VEInstrInfo.cpp
- isUnconditionalBranch() : ADCE.cpp
- IsUnconditionalJump() : HexagonCFGOptimizer.cpp
- isUndef() : HexagonISelDAGToDAGHVX.cpp
- isUndefInRange() : X86ISelLowering.cpp
- isUndefLowerHalf() : X86ISelLowering.cpp
- isUndefOrEqual() : X86ISelLowering.cpp
- isUndefOrEqualInRange() : X86ISelLowering.cpp
- isUndefOrInRange() : X86ISelLowering.cpp
- isUndefOrZero() : X86ISelLowering.cpp
- isUndefOrZeroInRange() : X86ISelLowering.cpp
- isUndefOrZeroOrInRange() : X86ISelLowering.cpp
- isUndefUpperHalf() : X86ISelLowering.cpp
- isUndefVector() : SLPVectorizer.cpp
- isUnDroppableUser() : Value.cpp
- isUnhandledGCPointerType() : RewriteStatepointsForGC.cpp
- isUniformlyReached() : AMDGPUUnifyDivergentExitNodes.cpp
- isUniformTexelBuffer() : SPIRVModuleAnalysis.cpp
- isUnmergeableGlobal() : ConstantMerge.cpp
- isUnneededSymbol() : ELFObjcopy.cpp
- isUnpackedVectorVT() : AArch64TargetTransformInfo.cpp
- isUnpackWdShuffleMask() : X86ISelLowering.cpp
- isUnsafeToMoveAcross() : HexagonCopyToCombine.cpp
- isUnsupportedAMDGPUAddrspace() : AddressSanitizer.cpp
- isUpper() : RustDemangle.cpp
- isUpperSubvectorUndef() : X86ISelLowering.cpp
- isUsableDebugLoc() : CodeViewDebug.cpp
- isUsedAsMemCpySource() : SystemZTargetTransformInfo.cpp
- isUsedByLifetimeMarker() : InlineFunction.cpp
- isUseDefConvertible() : X86InstrInfo.cpp
- isUsedOutsideOfDefiningBlock() : FunctionLoweringInfo.cpp
- isUsedWithinShuffleVector() : InstructionCombining.cpp
- isUseMIInFoldList() : SIFoldOperands.cpp
- isUseOnlyIntrinsic() : ObjCARCInstKind.cpp
- isUseTriviallyOptimizableToLiveOnEntry() : MemorySSA.cpp
- isUsingScopeBasedEH() : GCOVProfiling.cpp
- isUSMStorageClass() : SPIRVInstructionSelector.cpp
- isUZP_v_undef_Mask() : AArch64ISelLowering.cpp
- isV256I32Ty() : X86LowerAMXIntrinsics.cpp
- isV2BF16() : SIISelLowering.cpp
- isV2F16() : SIISelLowering.cpp
- isV2F16OrV2BF16() : SIISelLowering.cpp
- isV8M() : ARMTargetStreamer.cpp
- isValid() : RustDemangle.cpp
- isValidAsScaledImmediate() : AArch64ISelDAGToDAG.cpp
- isValidBaseUpdate() : ARMISelLowering.cpp
- isValidCandidateForColdCC() : GlobalOpt.cpp
- isValidClauseInst() : SIFormMemoryClauses.cpp
- isValidDisp() : SystemZISelDAGToDAG.cpp
- isValidDispOp() : X86OptimizeLEAs.cpp
- isValidDLLStorageClassForLinkage() : LLParser.cpp
- isValidEGW() : RISCVISelLowering.cpp
- isValidElementType() : SLPVectorizer.cpp
- isValidEncoding() : AsmParser.cpp, MasmParser.cpp
- isValidForAlternation() : SLPVectorizer.cpp
- isValidHexFloatingPointPrefix() : MILexer.cpp
- isValidIDChar() : TGLexer.cpp
- isValidImmForSVEVecImmAddrMode() : AArch64ISelLowering.cpp
- isValidIncrementOffset() : ARCOptAddrMode.cpp
- isValidIndexedLoad() : MSP430ISelDAGToDAG.cpp
- isValidInsnFormat() : RISCVAsmParser.cpp
- isValidLoadStoreOffset() : ARCOptAddrMode.cpp
- isValidLSDoubleOffset() : ARMLoadStoreOptimizer.cpp
- isValidMachOCannonicalName() : MachOObjcopy.cpp
- isValidMVECond() : ARMISelLowering.cpp
- isValidPCRelNode() : PPCISelLowering.cpp
- isValidProtoForSizeReturningNew() : TargetLibraryInfo.cpp
- isValidRegDef() : ReachingDefAnalysis.cpp
- isValidRegDefOf() : ReachingDefAnalysis.cpp
- isValidRegUse() : ReachingDefAnalysis.cpp
- isValidRegUseOf() : ReachingDefAnalysis.cpp
- isValidReservedSectionIndex() : ELFObject.cpp
- isValidSplatLoad() : PPCISelLowering.cpp
- isValidSysReg() : AArch64InstPrinter.cpp
- isValidVectorKind() : AArch64AsmParser.cpp
- isValidVisibilityForLinkage() : LLParser.cpp
- isValidWorkshareLoopScheduleType() : OMPIRBuilder.cpp
- isValInBlock() : IRTranslator.cpp
- IsValueFullyAvailableInBlock() : GVN.cpp
- isValueTypeInRegForCC() : CallingConvLower.cpp
- isVariableIndexable() : DWARFVerifier.cpp
- isVariantApplicableInContextHelper() : OMPContext.cpp
- IsVCMP() : MVETPAndVPTOptimisationsPass.cpp
- isVCmpResult() : AMDGPUInstructionSelector.cpp
- isVCMPX64() : AMDGPUMCCodeEmitter.cpp
- isVCmpXWritesExec() : GCNHazardRecognizer.cpp
- isVecReg() : HexagonVectorPrint.cpp
- isVECTOR_SHUFFLE_SPLATI() : MipsSEISelLowering.cpp
- isVectorAllOnes() : MipsSEISelLowering.cpp
- isVectorArgExpansion() : DXILOpLowering.cpp
- isVectorElementSwap() : SystemZISelLowering.cpp
- isVectorElementTypeUpsized() : NVPTXISelDAGToDAG.cpp
- isVectorLaneType() : VETargetTransformInfo.h
- isVectorLikeInstWithConstOps() : SLPVectorizer.cpp
- isVectorOp() : SimplifyCFG.cpp
- isVectorOpUsedAsScalarOp() : RISCVVLOptimizer.cpp
- isVectorPredicable() : ARMAsmParser.cpp
- isVectorPredicate() : ARMLowOverheadLoops.cpp
- isVectorPredicated() : ARMLowOverheadLoops.cpp
- isVectorPromotionViable() : SROA.cpp
- isVectorPromotionViableForSlice() : SROA.cpp
- isVectorRegClass() : RISCVVLOptimizer.cpp
- isVectorRegisterBank() : AMDGPURegisterBankInfo.cpp
- isVEXTMask() : ARMISelLowering.cpp
- isVGInstruction() : AArch64FrameLowering.cpp
- isVGPRToSGPRCopy() : SIFixSGPRCopies.cpp
- isVirtualRegisterOperand() : PeepholeOptimizer.cpp
- isVKClass() : X86ISelLowering.cpp
- isVLDfixed() : ARMISelDAGToDAG.cpp
- isVMEMClauseInst() : SIFormMemoryClauses.cpp
- isVMEMLoad() : AMDGPUSetWavePriority.cpp
- IsVMerge() : RISCVISelDAGToDAG.cpp
- isVMerge() : PPCISelLowering.cpp
- isVMOVModifiedImm() : ARMISelLowering.cpp
- isVMOVNMask() : ARMISelLowering.cpp
- isVMOVNTruncMask() : ARMISelLowering.cpp
- isVPIntrinsic() : IntrinsicInst.cpp
- IsVPNOTEquivalent() : MVETPAndVPTOptimisationsPass.cpp
- IsVPRDefinedOrKilledByBlock() : MVEVPTBlockPass.cpp
- isVRegCompatibleReg() : SILowerI1Copies.cpp
- isVShiftLImm() : AArch64ISelLowering.cpp, ARMISelLowering.cpp
- isVShiftRImm() : AArch64ISelLowering.cpp, ARMISelLowering.cpp
- isVSplat() : MipsSEISelLowering.cpp
- isVSTfixed() : ARMISelDAGToDAG.cpp
- isVSXSwap() : PPCISelDAGToDAG.cpp
- isVtableAccess() : ThreadSanitizer.cpp
- isVTBLMask() : ARMISelLowering.cpp
- isVTRN_v_undef_Mask() : ARMISelLowering.cpp
- isVTRNMask() : ARMISelLowering.cpp
- isVUZP_v_undef_Mask() : ARMISelLowering.cpp
- isVUZPMask() : ARMISelLowering.cpp
- IsVUZPShuffleNode() : ARMISelLowering.cpp
- isVZIP_v_undef_Mask() : ARMISelLowering.cpp
- isVZIPMask() : ARMISelLowering.cpp
- isWaitInstr() : SIInsertWaitcnts.cpp
- isWave32Capable() : TargetParser.cpp
- IsWebAssemblyGlobal() : WebAssemblyISelLowering.cpp
- IsWebAssemblyLocal() : WebAssemblyISelLowering.cpp
- isWhitespace() : CommandLine.cpp
- isWhitespaceExceptNL() : RewriteBuffer.cpp
- isWhitespaceOrNull() : CommandLine.cpp
- isWideDUPMask() : AArch64ISelLowering.cpp
- isWideScalarExtLoadTruncStore() : AMDGPULegalizerInfo.cpp
- isWideTypeMask() : AArch64ISelLowering.cpp
- isWideVec16() : AMDGPULegalizerInfo.cpp
- isWindowsSpecialChar() : CommandLine.cpp
- isWindowsSpecialCharInCommandName() : CommandLine.cpp
- isWordAligned() : XCoreISelLowering.cpp
- isWorthFoldingAdd() : RISCVISelDAGToDAG.cpp
- isWorthFoldingADDlow() : AArch64ISelDAGToDAG.cpp
- isWorthFoldingIntoOrrWithShift() : AArch64ISelDAGToDAG.cpp
- isWorthFoldingSHL() : AArch64ISelDAGToDAG.cpp
- IsWritingToVCCR() : MVETPAndVPTOptimisationsPass.cpp
- isX86CCSigned() : X86ISelLowering.cpp
- isX86LogicalCmp() : X86ISelLowering.cpp
- isX87ControlInstruction() : X86InsertWait.cpp
- isX87NonWaitingControlInstruction() : X86InsertWait.cpp
- isX87Reg() : X86InstrInfo.cpp
- isXDL() : GCNHazardRecognizer.cpp
- isXMMLoadOpcode() : X86AvoidStoreForwardingBlocks.cpp
- isXor1OfSetCC() : M68kISelLowering.cpp
- isXPLeafCandidate() : SystemZFrameLowering.cpp
- isXXBRShuffleMaskHelper() : PPCISelLowering.cpp
- isYAMLTextStub() : InterfaceFile.cpp
- isYMMLoadOpcode() : X86AvoidStoreForwardingBlocks.cpp
- isYmmOrZmmReg() : X86VZeroUpper.cpp
- isZero() : Lint.cpp, BPFPreserveStaticOffset.cpp
- isZeroExtended() : ARMISelLowering.cpp, AArch64ISelLowering.cpp
- isZeroImm() : ARCInstrInfo.cpp, XCoreInstrInfo.cpp
- isZeroingInactiveLanes() : AArch64ISelLowering.cpp
- isZeroLengthArray() : XCoreLowerThreadLocal.cpp
- isZeroOrAllOnes() : ARMISelLowering.cpp, LanaiISelLowering.cpp
- isZeroSize() : MemCpyOptimizer.cpp
- isZerosVector() : AArch64ISelLowering.cpp
- isZeroVector() : ARMISelLowering.cpp, SystemZISelLowering.cpp
- isZExtLoad() : AArch64FastISel.cpp
- isZIP_v_undef_Mask() : AArch64ISelLowering.cpp
- ItemApply() : Record.cpp
- iterativelySimplifyCFG() : SimplifyCFGPass.cpp
- iterativelySinkInstructions() : Sink.cpp
- IVUseShouldUsePostIncValue() : IVUsers.cpp