82#define DEBUG_TYPE "mips-lower"
88 cl::desc(
"MIPS: Don't trap on integer division by zero."),
94 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
95 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
126 unsigned &NumIntermediates,
MVT &RegisterVT)
const {
131 return NumIntermediates;
147 unsigned Flag)
const {
153 unsigned Flag)
const {
159 unsigned Flag)
const {
165 unsigned Flag)
const {
171 unsigned Flag)
const {
173 N->getOffset(), Flag);
435 isMicroMips =
Subtarget.inMicroMipsMode();
461 if (!TM.isPositionIndependent() || !TM.getABI().IsO32() ||
481 EVT Ty =
N->getValueType(0);
482 unsigned LO = (Ty == MVT::i32) ? Mips::LO0 : Mips::LO0_64;
483 unsigned HI = (Ty == MVT::i32) ? Mips::HI0 : Mips::HI0_64;
489 N->getOperand(0),
N->getOperand(1));
494 if (
N->hasAnyUseOfValue(0)) {
503 if (
N->hasAnyUseOfValue(1)) {
545 "Illegal Condition Code");
560 if (!
LHS.getValueType().isFloatingPoint())
581 return DAG.
getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T),
DL,
672 SDValue ValueIfTrue =
N->getOperand(0), ValueIfFalse =
N->getOperand(2);
685 unsigned Opc = (
N->getOpcode() == MipsISD::CMovFP_T) ? MipsISD::CMovFP_F :
688 SDValue FCC =
N->getOperand(1), Glue =
N->getOperand(3);
690 ValueIfFalse, FCC, ValueIfTrue, Glue);
699 SDValue FirstOperand =
N->getOperand(0);
700 unsigned FirstOperandOpc = FirstOperand.
getOpcode();
702 EVT ValTy =
N->getValueType(0);
706 unsigned SMPos, SMSize;
729 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
747 if (SMPos != Pos || Pos >= ValTy.getSizeInBits() || SMSize >= 32 ||
748 Pos + SMSize > ValTy.getSizeInBits())
769 NewOperand = FirstOperand;
782 SDValue FirstOperand =
N->getOperand(0), SecondOperand =
N->getOperand(1);
783 unsigned SMPos0, SMSize0, SMPos1, SMSize1;
787 SecondOperand.getOpcode() ==
ISD::SHL) ||
789 SecondOperand.getOpcode() ==
ISD::AND)) {
800 ? SecondOperand.getOperand(0)
810 ? SecondOperand.getOperand(1)
816 if (SMPos0 != 0 || SMSize0 != ShlShiftValue)
820 EVT ValTy =
N->getValueType(0);
821 SMPos1 = ShlShiftValue;
822 assert(SMPos1 < ValTy.getSizeInBits());
823 SMSize1 = (ValTy == MVT::i64 ? 64 : 32) - SMPos1;
824 return DAG.
getNode(MipsISD::Ins,
DL, ValTy, ShlOperand0,
842 if (SecondOperand.getOpcode() ==
ISD::AND &&
843 SecondOperand.getOperand(0).getOpcode() ==
ISD::SHL) {
850 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
862 EVT ValTy =
N->getValueType(0);
863 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
876 if (~CN->
getSExtValue() == ((((int64_t)1 << SMSize0) - 1) << SMPos0) &&
877 ((SMSize0 + SMPos0 <= 64 && Subtarget.
hasMips64r2()) ||
878 (SMSize0 + SMPos0 <= 32))) {
880 bool isConstCase = SecondOperand.getOpcode() !=
ISD::AND;
881 if (SecondOperand.getOpcode() ==
ISD::AND) {
894 EVT ValTy =
N->getOperand(0)->getValueType(0);
900 SecondOperand, Const1);
903 MipsISD::Ins,
DL,
N->getValueType(0),
908 DAG.
getConstant(ValTy.getSizeInBits() / 8 < 8 ? SMSize0 & 31
985 if (!IsSigned && !IsUnsigned)
991 std::tie(BottomHalf, TopHalf) =
994 CurDAG.
getNode(MipsISD::MTLOHI,
DL, MVT::Untyped, BottomHalf, TopHalf);
998 unsigned Opcode = IsAdd ? (IsUnsigned ? MipsISD::MAddu : MipsISD::MAdd)
999 : (IsUnsigned ? MipsISD::MSubu : MipsISD::MSub);
1018 !Subtarget.
inMips16Mode() &&
N->getValueType(0) == MVT::i64)
1033 !Subtarget.
inMips16Mode() &&
N->getValueType(0) == MVT::i64)
1043 SDValue InnerAdd =
N->getOperand(1);
1052 if (
Lo.getOpcode() != MipsISD::Lo)
1055 if ((
Lo.getOpcode() != MipsISD::Lo) ||
1059 EVT ValTy =
N->getValueType(0);
1076 SDValue FirstOperand =
N->getOperand(0);
1077 unsigned FirstOperandOpc = FirstOperand.
getOpcode();
1078 SDValue SecondOperand =
N->getOperand(1);
1079 EVT ValTy =
N->getValueType(0);
1083 unsigned SMPos, SMSize;
1093 if (Pos >= ValTy.getSizeInBits())
1106 if (SMPos != 0 || SMSize > 32 || Pos + SMSize > ValTy.getSizeInBits())
1113 return DAG.
getNode(MipsISD::CIns,
DL, ValTy, NewOperand,
1126 EVT VT =
N->getValueType(0);
1141 int64_t ConstImm = ConstantOperand->getSExtValue();
1152 unsigned Opc =
N->getOpcode();
1161 case MipsISD::CMovFP_F:
1162 case MipsISD::CMovFP_T:
1194 return C->getAPIntValue().ule(15);
1202 N->getOperand(0).getOpcode() ==
ISD::SRL) ||
1204 N->getOperand(0).getOpcode() ==
ISD::SHL)) &&
1205 "Expected shift-shift mask");
1207 if (
N->getOperand(0).getValueType().isVector())
1222 switch (
Op.getOpcode())
1234 return lowerFSETCC(
Op, DAG);
1240 return lowerFCANONICALIZE(
Op, DAG);
1253 return lowerSTRICT_FP_TO_INT(
Op, DAG);
1256 return lowerREADCYCLECOUNTER(
Op, DAG);
1279 bool Is64Bit,
bool IsMicroMips) {
1288 TII.get(IsMicroMips ? Mips::TEQ_MM : Mips::TEQ))
1309 switch (
MI.getOpcode()) {
1312 case Mips::ATOMIC_LOAD_ADD_I8:
1313 return emitAtomicBinaryPartword(
MI, BB, 1);
1314 case Mips::ATOMIC_LOAD_ADD_I16:
1315 return emitAtomicBinaryPartword(
MI, BB, 2);
1316 case Mips::ATOMIC_LOAD_ADD_I32:
1317 return emitAtomicBinary(
MI, BB);
1318 case Mips::ATOMIC_LOAD_ADD_I64:
1319 return emitAtomicBinary(
MI, BB);
1321 case Mips::ATOMIC_LOAD_AND_I8:
1322 return emitAtomicBinaryPartword(
MI, BB, 1);
1323 case Mips::ATOMIC_LOAD_AND_I16:
1324 return emitAtomicBinaryPartword(
MI, BB, 2);
1325 case Mips::ATOMIC_LOAD_AND_I32:
1326 return emitAtomicBinary(
MI, BB);
1327 case Mips::ATOMIC_LOAD_AND_I64:
1328 return emitAtomicBinary(
MI, BB);
1330 case Mips::ATOMIC_LOAD_OR_I8:
1331 return emitAtomicBinaryPartword(
MI, BB, 1);
1332 case Mips::ATOMIC_LOAD_OR_I16:
1333 return emitAtomicBinaryPartword(
MI, BB, 2);
1334 case Mips::ATOMIC_LOAD_OR_I32:
1335 return emitAtomicBinary(
MI, BB);
1336 case Mips::ATOMIC_LOAD_OR_I64:
1337 return emitAtomicBinary(
MI, BB);
1339 case Mips::ATOMIC_LOAD_XOR_I8:
1340 return emitAtomicBinaryPartword(
MI, BB, 1);
1341 case Mips::ATOMIC_LOAD_XOR_I16:
1342 return emitAtomicBinaryPartword(
MI, BB, 2);
1343 case Mips::ATOMIC_LOAD_XOR_I32:
1344 return emitAtomicBinary(
MI, BB);
1345 case Mips::ATOMIC_LOAD_XOR_I64:
1346 return emitAtomicBinary(
MI, BB);
1348 case Mips::ATOMIC_LOAD_NAND_I8:
1349 return emitAtomicBinaryPartword(
MI, BB, 1);
1350 case Mips::ATOMIC_LOAD_NAND_I16:
1351 return emitAtomicBinaryPartword(
MI, BB, 2);
1352 case Mips::ATOMIC_LOAD_NAND_I32:
1353 return emitAtomicBinary(
MI, BB);
1354 case Mips::ATOMIC_LOAD_NAND_I64:
1355 return emitAtomicBinary(
MI, BB);
1357 case Mips::ATOMIC_LOAD_SUB_I8:
1358 return emitAtomicBinaryPartword(
MI, BB, 1);
1359 case Mips::ATOMIC_LOAD_SUB_I16:
1360 return emitAtomicBinaryPartword(
MI, BB, 2);
1361 case Mips::ATOMIC_LOAD_SUB_I32:
1362 return emitAtomicBinary(
MI, BB);
1363 case Mips::ATOMIC_LOAD_SUB_I64:
1364 return emitAtomicBinary(
MI, BB);
1366 case Mips::ATOMIC_SWAP_I8:
1367 return emitAtomicBinaryPartword(
MI, BB, 1);
1368 case Mips::ATOMIC_SWAP_I16:
1369 return emitAtomicBinaryPartword(
MI, BB, 2);
1370 case Mips::ATOMIC_SWAP_I32:
1371 return emitAtomicBinary(
MI, BB);
1372 case Mips::ATOMIC_SWAP_I64:
1373 return emitAtomicBinary(
MI, BB);
1375 case Mips::ATOMIC_CMP_SWAP_I8:
1376 return emitAtomicCmpSwapPartword(
MI, BB, 1);
1377 case Mips::ATOMIC_CMP_SWAP_I16:
1378 return emitAtomicCmpSwapPartword(
MI, BB, 2);
1379 case Mips::ATOMIC_CMP_SWAP_I32:
1380 return emitAtomicCmpSwap(
MI, BB);
1381 case Mips::ATOMIC_CMP_SWAP_I64:
1382 return emitAtomicCmpSwap(
MI, BB);
1384 case Mips::ATOMIC_LOAD_MIN_I8:
1385 return emitAtomicBinaryPartword(
MI, BB, 1);
1386 case Mips::ATOMIC_LOAD_MIN_I16:
1387 return emitAtomicBinaryPartword(
MI, BB, 2);
1388 case Mips::ATOMIC_LOAD_MIN_I32:
1389 return emitAtomicBinary(
MI, BB);
1390 case Mips::ATOMIC_LOAD_MIN_I64:
1391 return emitAtomicBinary(
MI, BB);
1393 case Mips::ATOMIC_LOAD_MAX_I8:
1394 return emitAtomicBinaryPartword(
MI, BB, 1);
1395 case Mips::ATOMIC_LOAD_MAX_I16:
1396 return emitAtomicBinaryPartword(
MI, BB, 2);
1397 case Mips::ATOMIC_LOAD_MAX_I32:
1398 return emitAtomicBinary(
MI, BB);
1399 case Mips::ATOMIC_LOAD_MAX_I64:
1400 return emitAtomicBinary(
MI, BB);
1402 case Mips::ATOMIC_LOAD_UMIN_I8:
1403 return emitAtomicBinaryPartword(
MI, BB, 1);
1404 case Mips::ATOMIC_LOAD_UMIN_I16:
1405 return emitAtomicBinaryPartword(
MI, BB, 2);
1406 case Mips::ATOMIC_LOAD_UMIN_I32:
1407 return emitAtomicBinary(
MI, BB);
1408 case Mips::ATOMIC_LOAD_UMIN_I64:
1409 return emitAtomicBinary(
MI, BB);
1411 case Mips::ATOMIC_LOAD_UMAX_I8:
1412 return emitAtomicBinaryPartword(
MI, BB, 1);
1413 case Mips::ATOMIC_LOAD_UMAX_I16:
1414 return emitAtomicBinaryPartword(
MI, BB, 2);
1415 case Mips::ATOMIC_LOAD_UMAX_I32:
1416 return emitAtomicBinary(
MI, BB);
1417 case Mips::ATOMIC_LOAD_UMAX_I64:
1418 return emitAtomicBinary(
MI, BB);
1420 case Mips::PseudoSDIV:
1421 case Mips::PseudoUDIV:
1428 case Mips::SDIV_MM_Pseudo:
1429 case Mips::UDIV_MM_Pseudo:
1432 case Mips::DIV_MMR6:
1433 case Mips::DIVU_MMR6:
1434 case Mips::MOD_MMR6:
1435 case Mips::MODU_MMR6:
1437 case Mips::PseudoDSDIV:
1438 case Mips::PseudoDUDIV:
1445 case Mips::PseudoSELECT_I:
1446 case Mips::PseudoSELECT_I64:
1447 case Mips::PseudoSELECT_S:
1448 case Mips::PseudoSELECT_D32:
1449 case Mips::PseudoSELECT_D64:
1450 return emitPseudoSELECT(
MI, BB,
false, Mips::BNE);
1451 case Mips::PseudoSELECTFP_F_I:
1452 case Mips::PseudoSELECTFP_F_I64:
1453 case Mips::PseudoSELECTFP_F_S:
1454 case Mips::PseudoSELECTFP_F_D32:
1455 case Mips::PseudoSELECTFP_F_D64:
1456 return emitPseudoSELECT(
MI, BB,
true, Mips::BC1F);
1457 case Mips::PseudoSELECTFP_T_I:
1458 case Mips::PseudoSELECTFP_T_I64:
1459 case Mips::PseudoSELECTFP_T_S:
1460 case Mips::PseudoSELECTFP_T_D32:
1461 case Mips::PseudoSELECTFP_T_D64:
1462 return emitPseudoSELECT(
MI, BB,
true, Mips::BC1T);
1463 case Mips::PseudoD_SELECT_I:
1464 case Mips::PseudoD_SELECT_I64:
1465 return emitPseudoD_SELECT(
MI, BB);
1467 return emitLDR_W(
MI, BB);
1469 return emitLDR_D(
MI, BB);
1471 return emitSTR_W(
MI, BB);
1473 return emitSTR_D(
MI, BB);
1489 bool NeedsAdditionalReg =
false;
1490 switch (
MI.getOpcode()) {
1491 case Mips::ATOMIC_LOAD_ADD_I32:
1492 AtomicOp = Mips::ATOMIC_LOAD_ADD_I32_POSTRA;
1494 case Mips::ATOMIC_LOAD_SUB_I32:
1495 AtomicOp = Mips::ATOMIC_LOAD_SUB_I32_POSTRA;
1497 case Mips::ATOMIC_LOAD_AND_I32:
1498 AtomicOp = Mips::ATOMIC_LOAD_AND_I32_POSTRA;
1500 case Mips::ATOMIC_LOAD_OR_I32:
1501 AtomicOp = Mips::ATOMIC_LOAD_OR_I32_POSTRA;
1503 case Mips::ATOMIC_LOAD_XOR_I32:
1504 AtomicOp = Mips::ATOMIC_LOAD_XOR_I32_POSTRA;
1506 case Mips::ATOMIC_LOAD_NAND_I32:
1507 AtomicOp = Mips::ATOMIC_LOAD_NAND_I32_POSTRA;
1509 case Mips::ATOMIC_SWAP_I32:
1510 AtomicOp = Mips::ATOMIC_SWAP_I32_POSTRA;
1512 case Mips::ATOMIC_LOAD_ADD_I64:
1513 AtomicOp = Mips::ATOMIC_LOAD_ADD_I64_POSTRA;
1515 case Mips::ATOMIC_LOAD_SUB_I64:
1516 AtomicOp = Mips::ATOMIC_LOAD_SUB_I64_POSTRA;
1518 case Mips::ATOMIC_LOAD_AND_I64:
1519 AtomicOp = Mips::ATOMIC_LOAD_AND_I64_POSTRA;
1521 case Mips::ATOMIC_LOAD_OR_I64:
1522 AtomicOp = Mips::ATOMIC_LOAD_OR_I64_POSTRA;
1524 case Mips::ATOMIC_LOAD_XOR_I64:
1525 AtomicOp = Mips::ATOMIC_LOAD_XOR_I64_POSTRA;
1527 case Mips::ATOMIC_LOAD_NAND_I64:
1528 AtomicOp = Mips::ATOMIC_LOAD_NAND_I64_POSTRA;
1530 case Mips::ATOMIC_SWAP_I64:
1531 AtomicOp = Mips::ATOMIC_SWAP_I64_POSTRA;
1533 case Mips::ATOMIC_LOAD_MIN_I32:
1534 AtomicOp = Mips::ATOMIC_LOAD_MIN_I32_POSTRA;
1535 NeedsAdditionalReg =
true;
1537 case Mips::ATOMIC_LOAD_MAX_I32:
1538 AtomicOp = Mips::ATOMIC_LOAD_MAX_I32_POSTRA;
1539 NeedsAdditionalReg =
true;
1541 case Mips::ATOMIC_LOAD_UMIN_I32:
1542 AtomicOp = Mips::ATOMIC_LOAD_UMIN_I32_POSTRA;
1543 NeedsAdditionalReg =
true;
1545 case Mips::ATOMIC_LOAD_UMAX_I32:
1546 AtomicOp = Mips::ATOMIC_LOAD_UMAX_I32_POSTRA;
1547 NeedsAdditionalReg =
true;
1549 case Mips::ATOMIC_LOAD_MIN_I64:
1550 AtomicOp = Mips::ATOMIC_LOAD_MIN_I64_POSTRA;
1551 NeedsAdditionalReg =
true;
1553 case Mips::ATOMIC_LOAD_MAX_I64:
1554 AtomicOp = Mips::ATOMIC_LOAD_MAX_I64_POSTRA;
1555 NeedsAdditionalReg =
true;
1557 case Mips::ATOMIC_LOAD_UMIN_I64:
1558 AtomicOp = Mips::ATOMIC_LOAD_UMIN_I64_POSTRA;
1559 NeedsAdditionalReg =
true;
1561 case Mips::ATOMIC_LOAD_UMAX_I64:
1562 AtomicOp = Mips::ATOMIC_LOAD_UMAX_I64_POSTRA;
1563 NeedsAdditionalReg =
true;
1624 if (NeedsAdditionalReg) {
1631 MI.eraseFromParent();
1638 unsigned SrcReg)
const {
1653 MachineRegisterInfo &RegInfo = MF->
getRegInfo();
1658 int64_t ShiftImm = 32 - (
Size * 8);
1669 "Unsupported size for EmitAtomicBinaryPartial.");
1672 MachineRegisterInfo &RegInfo = MF->
getRegInfo();
1674 const bool ArePtrs64bit =
ABI.ArePtrs64bit();
1675 const TargetRegisterClass *RCp =
1696 unsigned AtomicOp = 0;
1697 bool NeedsAdditionalReg =
false;
1698 switch (
MI.getOpcode()) {
1699 case Mips::ATOMIC_LOAD_NAND_I8:
1700 AtomicOp = Mips::ATOMIC_LOAD_NAND_I8_POSTRA;
1702 case Mips::ATOMIC_LOAD_NAND_I16:
1703 AtomicOp = Mips::ATOMIC_LOAD_NAND_I16_POSTRA;
1705 case Mips::ATOMIC_SWAP_I8:
1706 AtomicOp = Mips::ATOMIC_SWAP_I8_POSTRA;
1708 case Mips::ATOMIC_SWAP_I16:
1709 AtomicOp = Mips::ATOMIC_SWAP_I16_POSTRA;
1711 case Mips::ATOMIC_LOAD_ADD_I8:
1712 AtomicOp = Mips::ATOMIC_LOAD_ADD_I8_POSTRA;
1714 case Mips::ATOMIC_LOAD_ADD_I16:
1715 AtomicOp = Mips::ATOMIC_LOAD_ADD_I16_POSTRA;
1717 case Mips::ATOMIC_LOAD_SUB_I8:
1718 AtomicOp = Mips::ATOMIC_LOAD_SUB_I8_POSTRA;
1720 case Mips::ATOMIC_LOAD_SUB_I16:
1721 AtomicOp = Mips::ATOMIC_LOAD_SUB_I16_POSTRA;
1723 case Mips::ATOMIC_LOAD_AND_I8:
1724 AtomicOp = Mips::ATOMIC_LOAD_AND_I8_POSTRA;
1726 case Mips::ATOMIC_LOAD_AND_I16:
1727 AtomicOp = Mips::ATOMIC_LOAD_AND_I16_POSTRA;
1729 case Mips::ATOMIC_LOAD_OR_I8:
1730 AtomicOp = Mips::ATOMIC_LOAD_OR_I8_POSTRA;
1732 case Mips::ATOMIC_LOAD_OR_I16:
1733 AtomicOp = Mips::ATOMIC_LOAD_OR_I16_POSTRA;
1735 case Mips::ATOMIC_LOAD_XOR_I8:
1736 AtomicOp = Mips::ATOMIC_LOAD_XOR_I8_POSTRA;
1738 case Mips::ATOMIC_LOAD_XOR_I16:
1739 AtomicOp = Mips::ATOMIC_LOAD_XOR_I16_POSTRA;
1741 case Mips::ATOMIC_LOAD_MIN_I8:
1742 AtomicOp = Mips::ATOMIC_LOAD_MIN_I8_POSTRA;
1743 NeedsAdditionalReg =
true;
1745 case Mips::ATOMIC_LOAD_MIN_I16:
1746 AtomicOp = Mips::ATOMIC_LOAD_MIN_I16_POSTRA;
1747 NeedsAdditionalReg =
true;
1749 case Mips::ATOMIC_LOAD_MAX_I8:
1750 AtomicOp = Mips::ATOMIC_LOAD_MAX_I8_POSTRA;
1751 NeedsAdditionalReg =
true;
1753 case Mips::ATOMIC_LOAD_MAX_I16:
1754 AtomicOp = Mips::ATOMIC_LOAD_MAX_I16_POSTRA;
1755 NeedsAdditionalReg =
true;
1757 case Mips::ATOMIC_LOAD_UMIN_I8:
1758 AtomicOp = Mips::ATOMIC_LOAD_UMIN_I8_POSTRA;
1759 NeedsAdditionalReg =
true;
1761 case Mips::ATOMIC_LOAD_UMIN_I16:
1762 AtomicOp = Mips::ATOMIC_LOAD_UMIN_I16_POSTRA;
1763 NeedsAdditionalReg =
true;
1765 case Mips::ATOMIC_LOAD_UMAX_I8:
1766 AtomicOp = Mips::ATOMIC_LOAD_UMAX_I8_POSTRA;
1767 NeedsAdditionalReg =
true;
1769 case Mips::ATOMIC_LOAD_UMAX_I16:
1770 AtomicOp = Mips::ATOMIC_LOAD_UMAX_I16_POSTRA;
1771 NeedsAdditionalReg =
true;
1800 int64_t MaskImm = (
Size == 1) ? 255 : 65535;
1806 .
addReg(Ptr, 0, ArePtrs64bit ? Mips::sub_32 : 0).
addImm(3);
1827 MachineInstrBuilder MIB =
1841 if (NeedsAdditionalReg) {
1847 MI.eraseFromParent();
1861 assert((
MI.getOpcode() == Mips::ATOMIC_CMP_SWAP_I32 ||
1862 MI.getOpcode() == Mips::ATOMIC_CMP_SWAP_I64) &&
1863 "Unsupported atomic pseudo for EmitAtomicCmpSwap.");
1865 const unsigned Size =
MI.getOpcode() == Mips::ATOMIC_CMP_SWAP_I32 ? 4 : 8;
1873 unsigned AtomicOp =
MI.getOpcode() == Mips::ATOMIC_CMP_SWAP_I32
1874 ? Mips::ATOMIC_CMP_SWAP_I32_POSTRA
1875 : Mips::ATOMIC_CMP_SWAP_I64_POSTRA;
1889 Register PtrCopy =
MRI.createVirtualRegister(
MRI.getRegClass(Ptr));
1890 Register OldValCopy =
MRI.createVirtualRegister(
MRI.getRegClass(OldVal));
1891 Register NewValCopy =
MRI.createVirtualRegister(
MRI.getRegClass(NewVal));
1909 MI.eraseFromParent();
1917 "Unsupported size for EmitAtomicCmpSwapPartial.");
1920 MachineRegisterInfo &RegInfo = MF->
getRegInfo();
1922 const bool ArePtrs64bit =
ABI.ArePtrs64bit();
1923 const TargetRegisterClass *RCp =
1944 unsigned AtomicOp =
MI.getOpcode() == Mips::ATOMIC_CMP_SWAP_I8
1945 ? Mips::ATOMIC_CMP_SWAP_I8_POSTRA
1946 : Mips::ATOMIC_CMP_SWAP_I16_POSTRA;
1987 int64_t MaskImm = (
Size == 1) ? 255 : 65535;
1988 BuildMI(BB,
DL,
TII->get(ArePtrs64bit ? Mips::DADDiu : Mips::ADDiu), MaskLSB2)
1990 BuildMI(BB,
DL,
TII->get(ArePtrs64bit ? Mips::AND64 : Mips::AND), AlignedAddr)
1993 .
addReg(Ptr, 0, ArePtrs64bit ? Mips::sub_32 : 0).
addImm(3);
2033 MI.eraseFromParent();
2043 unsigned RdhwrOpc, DestReg;
2046 if (PtrVT == MVT::i64) {
2047 RdhwrOpc = Mips::RDHWR64;
2059 RdhwrOpc = Mips::RDHWR;
2087 if (CondRes.
getOpcode() != MipsISD::FPCmp)
2095 return DAG.
getNode(MipsISD::FPBrcond,
DL,
Op.getValueType(), Chain, BrCode,
2096 FCC0, Dest, CondRes);
2106 if (
Cond.getOpcode() != MipsISD::FPCmp)
2118 "Floating point operand expected.");
2147 EVT Ty =
Op.getValueType();
2149 const GlobalValue *GV =
N->getGlobal();
2153 "Windows is the only supported COFF target");
2160 const MipsTargetObjectFile *TLOF =
2161 static_cast<const MipsTargetObjectFile *
>(
2195 N, SDLoc(
N), Ty, DAG,
2203 EVT Ty =
Op.getValueType();
2224 const GlobalValue *GV = GA->
getGlobal();
2243 Args.emplace_back(Argument, PtrTy);
2245 TargetLowering::CallLoweringInfo CLI(DAG);
2248 .setLibCallee(
CallingConv::C, PtrTy, TlsGetAddr, std::move(Args));
2249 std::pair<SDValue, SDValue> CallResult =
LowerCallTo(CLI);
2251 SDValue Ret = CallResult.first;
2295 EVT Ty =
Op.getValueType();
2308 EVT Ty =
Op.getValueType();
2311 const MipsTargetObjectFile *TLOF =
2312 static_cast<const MipsTargetObjectFile *
>(
2329 MipsFunctionInfo *FuncInfo = MF.
getInfo<MipsFunctionInfo>();
2339 MachinePointerInfo(SV));
2343 SDNode *
Node =
Op.getNode();
2344 EVT VT =
Node->getValueType(0);
2348 llvm::MaybeAlign(
Node->getConstantOperandVal(3)).valueOrOne();
2351 unsigned ArgSlotSizeInBytes = (
ABI.IsN32() ||
ABI.IsN64()) ? 8 : 4;
2354 VAListPtr, MachinePointerInfo(SV));
2376 unsigned ArgSizeInBytes =
2384 MachinePointerInfo(SV));
2391 if (!
Subtarget.isLittle() && ArgSizeInBytes < ArgSlotSizeInBytes) {
2392 unsigned Adjustment = ArgSlotSizeInBytes - ArgSizeInBytes;
2397 return DAG.
getLoad(VT,
DL, Chain, VAList, MachinePointerInfo());
2401 bool HasExtractInsert) {
2402 EVT TyX =
Op.getOperand(0).getValueType();
2403 EVT TyY =
Op.getOperand(1).getValueType();
2413 DAG.
getNode(MipsISD::ExtractElementF64,
DL, MVT::i32,
Op.getOperand(0),
2417 DAG.
getNode(MipsISD::ExtractElementF64,
DL, MVT::i32,
Op.getOperand(1),
2420 if (HasExtractInsert) {
2424 Res = DAG.
getNode(MipsISD::Ins,
DL, MVT::i32,
E, Const31, Const1,
X);
2438 if (TyX == MVT::f32)
2444 return DAG.
getNode(MipsISD::BuildPairF64,
DL, MVT::f64, LowX, Res);
2448 bool HasExtractInsert) {
2449 unsigned WidthX =
Op.getOperand(0).getValueSizeInBits();
2450 unsigned WidthY =
Op.getOperand(1).getValueSizeInBits();
2459 if (HasExtractInsert) {
2465 if (WidthX > WidthY)
2467 else if (WidthY > WidthX)
2486 if (WidthX > WidthY)
2488 else if (WidthY > WidthX)
2506 bool HasExtractInsert)
const {
2517 : DAG.
getNode(MipsISD::ExtractElementF64,
DL, MVT::i32,
2518 Op.getOperand(0), Const1);
2521 if (HasExtractInsert)
2522 Res = DAG.
getNode(MipsISD::Ins,
DL, MVT::i32,
2532 if (
Op.getValueType() == MVT::f32)
2540 DAG.
getNode(MipsISD::ExtractElementF64,
DL, MVT::i32,
Op.getOperand(0),
2542 return DAG.
getNode(MipsISD::BuildPairF64,
DL, MVT::f64, LowX, Res);
2546 bool HasExtractInsert)
const {
2557 if (HasExtractInsert)
2558 Res = DAG.
getNode(MipsISD::Ins,
DL, MVT::i64,
2570 if ((
ABI.IsN32() ||
ABI.IsN64()) && (
Op.getValueType() == MVT::f64))
2571 return lowerFABS64(
Op, DAG,
Subtarget.hasExtractInsert());
2573 return lowerFABS32(
Op, DAG,
Subtarget.hasExtractInsert());
2579 EVT VT =
Op.getValueType();
2581 SDNodeFlags
Flags =
Op->getFlags();
2593 if (
Op.getConstantOperandVal(0) != 0) {
2595 "return address can be determined only for current frame");
2601 EVT VT =
Op.getValueType();
2611 if (
Op.getConstantOperandVal(0) != 0) {
2613 "return address can be determined only for current frame");
2619 MVT VT =
Op.getSimpleValueType();
2620 unsigned RA =
ABI.IsN64() ? Mips::RA_64 : Mips::RA;
2635 MipsFunctionInfo *MipsFI = MF.
getInfo<MipsFunctionInfo>();
2642 EVT Ty =
ABI.IsN64() ? MVT::i64 : MVT::i32;
2646 unsigned OffsetReg =
ABI.IsN64() ? Mips::V1_64 : Mips::V1;
2647 unsigned AddrReg =
ABI.IsN64() ? Mips::V0_64 : Mips::V0;
2650 return DAG.
getNode(MipsISD::EH_RETURN,
DL, MVT::Other, Chain,
2662 return DAG.
getNode(MipsISD::Sync,
DL, MVT::Other,
Op.getOperand(0),
2669 MVT VT =
Subtarget.isGP64bit() ? MVT::i64 : MVT::i32;
2703 MVT VT =
Subtarget.isGP64bit() ? MVT::i64 : MVT::i32;
2734 SDVTList VTList = DAG.
getVTList(VT, VT);
2737 DL, VTList,
Cond, ShiftRightHi,
2752 SDValue Ptr = LD->getBasePtr();
2753 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
2764 LD->getMemOperand());
2770 EVT MemVT = LD->getMemoryVT();
2772 if (
Subtarget.systemSupportsUnalignedAccess())
2776 if ((LD->getAlign().value() >= (MemVT.
getSizeInBits() / 8)) ||
2777 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2781 EVT VT =
Op.getValueType();
2785 assert((VT == MVT::i32) || (VT == MVT::i64));
2863 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
2874 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
2899 if (!
Subtarget.systemSupportsUnalignedAccess() &&
2901 ((MemVT == MVT::i32) || (MemVT == MVT::i64)))
2913 EVT ValTy =
Op->getValueType(0);
2938 Loc,
Op.getValueType(), SrcVal);
2972 State.getMachineFunction().getSubtarget());
2974 static const MCPhysReg IntRegs[] = { Mips::A0, Mips::A1, Mips::A2, Mips::A3 };
2978 static const MCPhysReg FloatVectorIntRegs[] = { Mips::A0, Mips::A2 };
2986 if (LocVT == MVT::i8 || LocVT == MVT::i16 || LocVT == MVT::i32) {
2990 else if (ArgFlags.
isZExt())
2998 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
3002 else if (ArgFlags.
isZExt())
3013 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1 ||
3014 State.getFirstUnallocated(
F32Regs) != ValNo;
3016 bool isI64 = (ValVT == MVT::i32 && OrigAlign ==
Align(8));
3020 if (ValVT == MVT::i32 && isVectorFloat) {
3026 Reg = State.AllocateReg(FloatVectorIntRegs);
3027 if (
Reg == Mips::A2)
3028 State.AllocateReg(Mips::A1);
3030 State.AllocateReg(Mips::A3);
3036 }
else if (ValVT == MVT::i32 ||
3037 (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
3041 if (isI64 && (
Reg == Mips::A1 ||
Reg == Mips::A3))
3044 }
else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
3048 if (
Reg == Mips::A1 ||
Reg == Mips::A3)
3064 if (ValVT == MVT::f32) {
3069 Reg = State.AllocateReg(F64Regs);
3072 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
3092 static const MCPhysReg F64Regs[] = { Mips::D6, Mips::D7 };
3094 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, OrigTy, State,
3102 static const MCPhysReg F64Regs[] = { Mips::D12_64, Mips::D14_64 };
3104 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, OrigTy, State,
3113#include "MipsGenCallingConv.inc"
3116 return CC_Mips_FixedArg;
3128 const SDLoc &
DL,
bool IsTailCall,
3146 std::deque<std::pair<unsigned, SDValue>> &RegsToPass,
3147 bool IsPICCall,
bool GlobalOrExternal,
bool InternalLinkage,
3160 if (IsPICCall && !InternalLinkage && IsCallReloc) {
3161 unsigned GPReg =
ABI.IsN64() ? Mips::GP_64 : Mips::GP;
3162 EVT Ty =
ABI.IsN64() ? MVT::i64 : MVT::i32;
3163 RegsToPass.push_back(std::make_pair(GPReg,
getGlobalReg(CLI.
DAG, Ty)));
3172 for (
auto &R : RegsToPass) {
3179 for (
auto &R : RegsToPass)
3186 assert(Mask &&
"Missing call preserved mask for calling convention");
3190 Function *
F =
G->getGlobal()->getParent()->getFunction(Sym);
3191 if (
F &&
F->hasFnAttribute(
"__Mips16RetHelper")) {
3199 Ops.push_back(InGlue);
3204 switch (
MI.getOpcode()) {
3208 case Mips::JALRPseudo:
3210 case Mips::JALR64Pseudo:
3211 case Mips::JALR16_MM:
3212 case Mips::JALRC16_MMR6:
3213 case Mips::TAILCALLREG:
3214 case Mips::TAILCALLREG64:
3215 case Mips::TAILCALLR6REG:
3216 case Mips::TAILCALL64R6REG:
3217 case Mips::TAILCALLREG_MM:
3218 case Mips::TAILCALLREG_MMR6: {
3222 Node->getNumOperands() < 1 ||
3223 Node->getOperand(0).getNumOperands() < 2) {
3229 const SDValue TargetAddr =
Node->getOperand(0).getOperand(1);
3237 LLVM_DEBUG(
dbgs() <<
"Not adding R_MIPS_JALR against data symbol "
3238 <<
G->getGlobal()->getName() <<
"\n");
3241 Sym =
G->getGlobal()->getName();
3245 Sym = ES->getSymbol();
3253 LLVM_DEBUG(
dbgs() <<
"Adding R_MIPS_JALR against " << Sym <<
"\n");
3321 unsigned ReservedArgArea =
3322 MemcpyInByVal ? 0 : ABI.GetCalleeAllocdArgSizeInBytes(CallConv);
3323 CCInfo.AllocateStack(ReservedArgArea,
Align(1));
3325 CCInfo.AnalyzeCallOperands(Outs,
CC_Mips);
3328 unsigned StackSize = CCInfo.getStackSize();
3338 bool InternalLinkage =
false;
3340 IsTailCall = isEligibleForTailCallOptimization(
3343 InternalLinkage =
G->getGlobal()->hasInternalLinkage();
3344 IsTailCall &= (InternalLinkage ||
G->getGlobal()->hasLocalLinkage() ||
3345 G->getGlobal()->hasPrivateLinkage() ||
3346 G->getGlobal()->hasHiddenVisibility() ||
3347 G->getGlobal()->hasProtectedVisibility());
3352 "site marked musttail");
3361 StackSize =
alignTo(StackSize, StackAlignment);
3363 if (!(IsTailCall || MemcpyInByVal))
3369 std::deque<std::pair<unsigned, SDValue>> RegsToPass;
3372 CCInfo.rewindByValRegsInfo();
3375 for (
unsigned i = 0, e = ArgLocs.
size(), OutIdx = 0; i != e; ++i, ++OutIdx) {
3376 SDValue Arg = OutVals[OutIdx];
3377 CCValAssign &VA = ArgLocs[i];
3379 ISD::ArgFlagsTy
Flags = Outs[OutIdx].Flags;
3380 bool UseUpperBits =
false;
3383 if (
Flags.isByVal()) {
3384 unsigned FirstByValReg, LastByValReg;
3385 unsigned ByValIdx = CCInfo.getInRegsParamsProcessed();
3386 CCInfo.getInRegsParamInfo(ByValIdx, FirstByValReg, LastByValReg);
3389 "ByVal args of size 0 should have been ignored by front-end.");
3390 assert(ByValIdx < CCInfo.getInRegsParamsCount());
3392 "Do not tail-call optimize if there is a byval argument.");
3393 passByValArg(Chain,
DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
3394 FirstByValReg, LastByValReg, Flags,
Subtarget.isLittle(),
3396 CCInfo.nextInRegsParam();
3406 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
3407 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
3408 (ValVT == MVT::i64 && LocVT == MVT::f64))
3410 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
3421 Register LocRegHigh = ArgLocs[++i].getLocReg();
3422 RegsToPass.
push_back(std::make_pair(LocRegLo,
Lo));
3423 RegsToPass.push_back(std::make_pair(LocRegHigh,
Hi));
3432 UseUpperBits =
true;
3438 UseUpperBits =
true;
3444 UseUpperBits =
true;
3452 unsigned ValSizeInBits = Outs[OutIdx].ArgVT.getSizeInBits();
3462 RegsToPass.push_back(std::make_pair(VA.
getLocReg(), Arg));
3483 Chain, Arg,
DL, IsTailCall, DAG));
3488 if (!MemOpChains.
empty())
3495 EVT Ty =
Callee.getValueType();
3496 bool GlobalOrExternal =
false, IsCallReloc =
false;
3501 if (!
Subtarget.isABICalls() && !IsPIC) {
3511 bool UseLongCalls =
Subtarget.useLongCalls();
3515 if (
F->hasFnAttribute(
"long-call"))
3516 UseLongCalls =
true;
3517 else if (
F->hasFnAttribute(
"short-call"))
3518 UseLongCalls =
false;
3529 G->getGlobal()->hasDLLImportStorageClass()) {
3531 "Windows is the only supported COFF target");
3532 auto PtrInfo = MachinePointerInfo();
3536 const GlobalValue *Val =
G->getGlobal();
3539 if (InternalLinkage)
3555 GlobalOrExternal =
true;
3558 const char *Sym = S->getSymbol();
3574 GlobalOrExternal =
true;
3578 SDVTList NodeTys = DAG.
getVTList(MVT::Other, MVT::Glue);
3580 getOpndList(
Ops, RegsToPass, IsPIC, GlobalOrExternal, InternalLinkage,
3581 IsCallReloc, CLI, Callee, Chain);
3590 Chain = DAG.
getNode(MipsISD::JmpLink,
DL, NodeTys,
Ops);
3597 if (!(MemcpyInByVal)) {
3604 return LowerCallResult(Chain, InGlue, CallConv, IsVarArg, Ins,
DL, DAG,
3610SDValue MipsTargetLowering::LowerCallResult(
3620 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
3623 for (
unsigned i = 0; i != RVLocs.
size(); ++i) {
3624 CCValAssign &VA = RVLocs[i];
3628 RVLocs[i].getLocVT(), InGlue);
3633 unsigned ValSizeInBits = Ins[i].ArgVT.getSizeInBits();
3734SDValue MipsTargetLowering::LowerFormalArguments(
3740 MipsFunctionInfo *MipsFI = MF.
getInfo<MipsFunctionInfo>();
3745 std::vector<SDValue> OutChains;
3751 CCInfo.AllocateStack(
ABI.GetCalleeAllocdArgSizeInBytes(CallConv),
Align(1));
3755 if (
Func.hasFnAttribute(
"interrupt") && !
Func.arg_empty())
3757 "Functions with the interrupt attribute cannot have arguments!");
3759 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips_FixedArg);
3761 CCInfo.getInRegsParamsCount() > 0);
3763 unsigned CurArgIdx = 0;
3764 CCInfo.rewindByValRegsInfo();
3766 for (
unsigned i = 0, e = ArgLocs.
size(), InsIdx = 0; i != e; ++i, ++InsIdx) {
3767 CCValAssign &VA = ArgLocs[i];
3768 if (Ins[InsIdx].isOrigArg()) {
3769 std::advance(FuncArg, Ins[InsIdx].getOrigArgIndex() - CurArgIdx);
3770 CurArgIdx = Ins[InsIdx].getOrigArgIndex();
3773 ISD::ArgFlagsTy
Flags = Ins[InsIdx].Flags;
3776 if (
Flags.isByVal()) {
3777 assert(Ins[InsIdx].isOrigArg() &&
"Byval arguments cannot be implicit");
3778 unsigned FirstByValReg, LastByValReg;
3779 unsigned ByValIdx = CCInfo.getInRegsParamsProcessed();
3780 CCInfo.getInRegsParamInfo(ByValIdx, FirstByValReg, LastByValReg);
3783 "ByVal args of size 0 should have been ignored by front-end.");
3784 assert(ByValIdx < CCInfo.getInRegsParamsCount());
3785 copyByValRegs(Chain,
DL, OutChains, DAG, Flags, InVals, &*FuncArg,
3786 FirstByValReg, LastByValReg, VA, CCInfo);
3787 CCInfo.nextInRegsParam();
3807 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
3808 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
3809 (RegVT == MVT::f64 && ValVT == MVT::i64))
3811 else if (
ABI.IsO32() && RegVT == MVT::i32 &&
3812 ValVT == MVT::f64) {
3814 CCValAssign &NextVA = ArgLocs[++i];
3820 ArgValue = DAG.
getNode(MipsISD::BuildPairF64,
DL, MVT::f64,
3821 ArgValue, ArgValue2);
3840 LocVT,
DL, Chain, FIN,
3842 OutChains.push_back(ArgValue.
getValue(1));
3851 for (
unsigned i = 0, e = ArgLocs.
size(), InsIdx = 0; i != e; ++i, ++InsIdx) {
3853 if (ArgLocs[i].needsCustom()) {
3861 if (Ins[InsIdx].
Flags.isSRet()) {
3875 writeVarArgRegs(OutChains, Chain,
DL, DAG, CCInfo);
3879 if (!OutChains.empty()) {
3880 OutChains.push_back(Chain);
3897 MipsCCState CCInfo(CallConv, IsVarArg, MF, RVLocs,
Context);
3898 return CCInfo.CheckReturn(Outs, RetCC_Mips);
3901bool MipsTargetLowering::shouldSignExtendTypeInLibCall(
Type *Ty,
3902 bool IsSigned)
const {
3914 MipsFunctionInfo *MipsFI = MF.
getInfo<MipsFunctionInfo>();
3918 return DAG.
getNode(MipsISD::ERet,
DL, MVT::Other, RetOps);
3933 MipsCCState CCInfo(CallConv, IsVarArg, MF, RVLocs, *DAG.
getContext());
3936 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
3942 for (
unsigned i = 0; i != RVLocs.
size(); ++i) {
3944 CCValAssign &VA = RVLocs[i];
3946 bool UseUpperBits =
false;
3957 UseUpperBits =
true;
3963 UseUpperBits =
true;
3969 UseUpperBits =
true;
3977 unsigned ValSizeInBits = Outs[i].ArgVT.getSizeInBits();
3996 MipsFunctionInfo *MipsFI = MF.
getInfo<MipsFunctionInfo>();
4003 unsigned V0 =
ABI.IsN64() ? Mips::V0_64 : Mips::V0;
4018 return LowerInterruptReturn(RetOps,
DL, DAG);
4021 return DAG.
getNode(MipsISD::Ret,
DL, MVT::Other, RetOps);
4031MipsTargetLowering::getConstraintType(
StringRef Constraint)
const {
4043 if (Constraint.
size() == 1) {
4044 switch (Constraint[0]) {
4058 if (Constraint ==
"ZC")
4068MipsTargetLowering::getSingleConstraintMatchWeight(
4069 AsmOperandInfo &
info,
const char *constraint)
const {
4071 Value *CallOperandVal =
info.CallOperandVal;
4074 if (!CallOperandVal)
4078 switch (*constraint) {
4122 unsigned long long &
Reg) {
4123 if (
C.front() !=
'{' ||
C.back() !=
'}')
4124 return std::make_pair(
false,
false);
4128 I = std::find_if(
B,
E, isdigit);
4134 return std::make_pair(
true,
false);
4145 return VT.
bitsLT(MinVT) ? MinVT : VT;
4148std::pair<unsigned, const TargetRegisterClass *> MipsTargetLowering::
4154 unsigned long long Reg;
4159 return std::make_pair(0U,
nullptr);
4161 if ((Prefix ==
"hi" || Prefix ==
"lo")) {
4164 return std::make_pair(0U,
nullptr);
4166 RC =
TRI->getRegClass(Prefix ==
"hi" ?
4167 Mips::HI32RegClassID : Mips::LO32RegClassID);
4168 return std::make_pair(*(RC->
begin()), RC);
4169 }
else if (Prefix.starts_with(
"$msa")) {
4174 return std::make_pair(0U,
nullptr);
4177 .
Case(
"$msair", Mips::MSAIR)
4178 .
Case(
"$msacsr", Mips::MSACSR)
4179 .
Case(
"$msaaccess", Mips::MSAAccess)
4180 .
Case(
"$msasave", Mips::MSASave)
4181 .
Case(
"$msamodify", Mips::MSAModify)
4182 .
Case(
"$msarequest", Mips::MSARequest)
4183 .
Case(
"$msamap", Mips::MSAMap)
4184 .
Case(
"$msaunmap", Mips::MSAUnmap)
4188 return std::make_pair(0U,
nullptr);
4190 RC =
TRI->getRegClass(Mips::MSACtrlRegClassID);
4191 return std::make_pair(
Reg, RC);
4195 return std::make_pair(0U,
nullptr);
4197 if (Prefix ==
"$f") {
4202 if (VT == MVT::Other) {
4206 VT = (
Subtarget.isFP64bit() || !(
Reg % 2)) ? MVT::f64 : MVT::f32;
4211 if (RC == &Mips::AFGR64RegClass) {
4215 }
else if (Prefix ==
"$fcc")
4216 RC =
TRI->getRegClass(Mips::FCCRegClassID);
4217 else if (Prefix ==
"$w") {
4225 return std::make_pair(*(RC->
begin() +
Reg), RC);
4231std::pair<unsigned, const TargetRegisterClass *>
4235 if (Constraint.
size() == 1) {
4236 switch (Constraint[0]) {
4240 if ((VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8 ||
4242 (VT == MVT::f32 &&
Subtarget.useSoftFloat())) {
4244 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
4245 return std::make_pair(0U, &Mips::GPR32RegClass);
4247 if ((VT == MVT::i64 || (VT == MVT::f64 &&
Subtarget.useSoftFloat()) ||
4248 (VT == MVT::f64 &&
Subtarget.isSingleFloat())) &&
4250 return std::make_pair(0U, &Mips::GPR32RegClass);
4251 if ((VT == MVT::i64 || (VT == MVT::f64 &&
Subtarget.useSoftFloat()) ||
4252 (VT == MVT::f64 &&
Subtarget.isSingleFloat())) &&
4254 return std::make_pair(0U, &Mips::GPR64RegClass);
4256 return std::make_pair(0U,
nullptr);
4258 if (VT == MVT::v16i8)
4259 return std::make_pair(0U, &Mips::MSA128BRegClass);
4260 else if (VT == MVT::v8i16 || VT == MVT::v8f16)
4261 return std::make_pair(0U, &Mips::MSA128HRegClass);
4262 else if (VT == MVT::v4i32 || VT == MVT::v4f32)
4263 return std::make_pair(0U, &Mips::MSA128WRegClass);
4264 else if (VT == MVT::v2i64 || VT == MVT::v2f64)
4265 return std::make_pair(0U, &Mips::MSA128DRegClass);
4266 else if (VT == MVT::f32)
4267 return std::make_pair(0U, &Mips::FGR32RegClass);
4268 else if ((VT == MVT::f64) && (!
Subtarget.isSingleFloat())) {
4270 return std::make_pair(0U, &Mips::FGR64RegClass);
4271 return std::make_pair(0U, &Mips::AFGR64RegClass);
4276 return std::make_pair((
unsigned)Mips::T9, &Mips::GPR32RegClass);
4278 return std::make_pair((
unsigned)Mips::T9_64, &Mips::GPR64RegClass);
4280 return std::make_pair(0U,
nullptr);
4283 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8)
4284 return std::make_pair((
unsigned)Mips::LO0, &Mips::LO32RegClass);
4285 return std::make_pair((
unsigned)Mips::LO0_64, &Mips::LO64RegClass);
4290 return std::make_pair(0U,
nullptr);
4294 if (!Constraint.
empty()) {
4295 std::pair<unsigned, const TargetRegisterClass *>
R;
4296 R = parseRegForInlineAsmConstraint(Constraint, VT);
4307void MipsTargetLowering::LowerAsmOperandForConstraint(
SDValue Op,
4309 std::vector<SDValue> &
Ops,
4315 if (Constraint.
size() > 1)
4318 char ConstraintLetter = Constraint[0];
4319 switch (ConstraintLetter) {
4324 EVT
Type =
Op.getValueType();
4325 int64_t Val =
C->getSExtValue();
4334 EVT
Type =
Op.getValueType();
4335 int64_t Val =
C->getZExtValue();
4344 EVT
Type =
Op.getValueType();
4345 uint64_t Val =
C->getZExtValue();
4354 EVT
Type =
Op.getValueType();
4355 int64_t Val =
C->getSExtValue();
4356 if ((
isInt<32>(Val)) && ((Val & 0xffff) == 0)){
4364 EVT
Type =
Op.getValueType();
4365 int64_t Val =
C->getSExtValue();
4366 if ((Val >= -65535) && (Val <= -1)) {
4374 EVT
Type =
Op.getValueType();
4375 int64_t Val =
C->getSExtValue();
4384 EVT
Type =
Op.getValueType();
4385 int64_t Val =
C->getSExtValue();
4386 if ((Val <= 65535) && (Val >= 1)) {
4395 Ops.push_back(Result);
4402bool MipsTargetLowering::isLegalAddressingMode(
const DataLayout &
DL,
4430EVT MipsTargetLowering::getOptimalMemOpType(
4432 const AttributeList &FuncAttributes)
const {
4439bool MipsTargetLowering::isFPImmLegal(
const APFloat &Imm,
EVT VT,
4440 bool ForCodeSize)
const {
4441 if (VT != MVT::f32 && VT != MVT::f64)
4443 if (
Imm.isNegZero())
4445 return Imm.isZero();
4448bool MipsTargetLowering::isLegalICmpImmediate(int64_t Imm)
const {
4452bool MipsTargetLowering::isLegalAddImmediate(int64_t Imm)
const {
4464SDValue MipsTargetLowering::getPICJumpTableRelocBase(
SDValue Table,
4475void MipsTargetLowering::copyByValRegs(
4479 unsigned FirstReg,
unsigned LastReg,
const CCValAssign &VA,
4483 unsigned GPRSizeInBytes =
Subtarget.getGPRSizeInBytes();
4484 unsigned NumRegs = LastReg - FirstReg;
4485 unsigned RegAreaSize = NumRegs * GPRSizeInBytes;
4486 unsigned FrameObjSize = std::max(
Flags.getByValSize(), RegAreaSize);
4493 (int)((ByValArgRegs.
size() - FirstReg) * GPRSizeInBytes);
4515 for (
unsigned I = 0;
I < NumRegs; ++
I) {
4516 unsigned ArgReg = ByValArgRegs[FirstReg +
I];
4517 unsigned VReg =
addLiveIn(MF, ArgReg, RC);
4518 unsigned Offset =
I * GPRSizeInBytes;
4522 StorePtr, MachinePointerInfo(FuncArg,
Offset));
4523 OutChains.push_back(Store);
4528void MipsTargetLowering::passByValArg(
4530 std::deque<std::pair<unsigned, SDValue>> &RegsToPass,
4535 unsigned ByValSizeInBytes =
Flags.getByValSize();
4536 unsigned OffsetInBytes = 0;
4537 unsigned RegSizeInBytes =
Subtarget.getGPRSizeInBytes();
4539 std::min(
Flags.getNonZeroByValAlign(),
Align(RegSizeInBytes));
4542 unsigned NumRegs = LastReg - FirstReg;
4546 bool LeftoverBytes = (NumRegs * RegSizeInBytes > ByValSizeInBytes);
4550 for (;
I < NumRegs - LeftoverBytes; ++
I, OffsetInBytes += RegSizeInBytes) {
4554 MachinePointerInfo(), Alignment);
4556 unsigned ArgReg = ArgRegs[FirstReg +
I];
4557 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
4561 if (ByValSizeInBytes == OffsetInBytes)
4565 if (LeftoverBytes) {
4568 for (
unsigned LoadSizeInBytes = RegSizeInBytes / 2, TotalBytesLoaded = 0;
4569 OffsetInBytes < ByValSizeInBytes; LoadSizeInBytes /= 2) {
4570 unsigned RemainingSizeInBytes = ByValSizeInBytes - OffsetInBytes;
4572 if (RemainingSizeInBytes < LoadSizeInBytes)
4588 Shamt = TotalBytesLoaded * 8;
4590 Shamt = (RegSizeInBytes - (TotalBytesLoaded + LoadSizeInBytes)) * 8;
4600 OffsetInBytes += LoadSizeInBytes;
4601 TotalBytesLoaded += LoadSizeInBytes;
4602 Alignment = std::min(Alignment,
Align(LoadSizeInBytes));
4605 unsigned ArgReg = ArgRegs[FirstReg +
I];
4606 RegsToPass.push_back(std::make_pair(ArgReg, Val));
4612 unsigned MemCpySize = ByValSizeInBytes - OffsetInBytes;
4619 Align(Alignment),
false,
false,
4620 nullptr, std::nullopt, MachinePointerInfo(), MachinePointerInfo());
4624void MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
4630 unsigned RegSizeInBytes =
Subtarget.getGPRSizeInBytes();
4635 MipsFunctionInfo *MipsFI = MF.
getInfo<MipsFunctionInfo>();
4640 if (ArgRegs.
size() == Idx)
4645 (int)(RegSizeInBytes * (ArgRegs.
size() - Idx));
4657 for (
unsigned I = Idx;
I < ArgRegs.
size();
4658 ++
I, VaArgOffset += RegSizeInBytes) {
4664 DAG.
getStore(Chain,
DL, ArgValue, PtrOff, MachinePointerInfo());
4667 OutChains.push_back(Store);
4672 Align Alignment)
const {
4675 assert(
Size &&
"Byval argument's size shouldn't be 0.");
4679 unsigned FirstReg = 0;
4680 unsigned NumRegs = 0;
4683 unsigned RegSizeInBytes =
Subtarget.getGPRSizeInBytes();
4692 Alignment >=
Align(RegSizeInBytes) &&
4693 "Byval argument's alignment should be a multiple of RegSizeInBytes.");
4695 FirstReg = State->getFirstUnallocated(IntArgRegs);
4701 if ((Alignment > RegSizeInBytes) && (FirstReg % 2)) {
4702 State->AllocateReg(IntArgRegs[FirstReg], ShadowRegs[FirstReg]);
4708 for (
unsigned I = FirstReg;
Size > 0 && (
I < IntArgRegs.
size());
4709 Size -= RegSizeInBytes, ++
I, ++NumRegs)
4710 State->AllocateReg(IntArgRegs[
I], ShadowRegs[
I]);
4713 State->addInRegsParamInfo(FirstReg, FirstReg + NumRegs);
4719 unsigned Opc)
const {
4721 "Subtarget already supports SELECT nodes with the use of"
4722 "conditional-move instructions.");
4745 F->insert(It, copy0MBB);
4746 F->insert(It, sinkMBB);
4789 MI.eraseFromParent();
4798 "Subtarget already supports SELECT nodes with the use of"
4799 "conditional-move instructions.");
4818 MachineBasicBlock *thisMBB = BB;
4820 MachineBasicBlock *copy0MBB =
F->CreateMachineBasicBlock(LLVM_BB);
4821 MachineBasicBlock *sinkMBB =
F->CreateMachineBasicBlock(LLVM_BB);
4823 F->insert(It, sinkMBB);
4865 MI.eraseFromParent();
4871int MipsTargetLowering::getCPURegisterIndex(
StringRef Name)
const {
4874 CC = StringSwitch<unsigned>(Name)
4911 if (!(
ABI.IsN32() ||
ABI.IsN64()))
4917 if (8 <= CC && CC <= 11)
4921 CC = StringSwitch<unsigned>(Name)
4939 std::string newRegName =
RegName;
4944 std::smatch matchResult;
4946 static const std::regex matchStr(
"^[0-9]*$");
4947 if (std::regex_match(newRegName, matchResult, matchStr))
4948 regIdx = std::stoi(newRegName);
4951 regIdx = getCPURegisterIndex(
StringRef(newRegName));
4955 if (regIdx >= 0 && regIdx < 32) {
4958 ?
MRI->getRegClass(Mips::GPR64RegClassID)
4959 :
MRI->getRegClass(Mips::GPR32RegClassID);
4977 unsigned Imm =
MI.getOperand(2).getImm();
4983 Register Temp =
MRI.createVirtualRegister(&Mips::GPR32RegClass);
4992 Register LoadHalf =
MRI.createVirtualRegister(&Mips::GPR32RegClass);
4993 Register LoadFull =
MRI.createVirtualRegister(&Mips::GPR32RegClass);
4994 Register Undef =
MRI.createVirtualRegister(&Mips::GPR32RegClass);
4999 .
addImm(Imm + (IsLittle ? 0 : 3))
5004 .
addImm(Imm + (IsLittle ? 3 : 0))
5009 MI.eraseFromParent();
5018 const bool IsLittle =
Subtarget.isLittle();
5023 unsigned Imm =
MI.getOperand(2).getImm();
5030 Register Temp =
MRI.createVirtualRegister(&Mips::GPR64RegClass);
5037 Register Wtemp =
MRI.createVirtualRegister(&Mips::MSA128WRegClass);
5038 Register Lo =
MRI.createVirtualRegister(&Mips::GPR32RegClass);
5039 Register Hi =
MRI.createVirtualRegister(&Mips::GPR32RegClass);
5043 .
addImm(Imm + (IsLittle ? 0 : 4));
5047 .
addImm(Imm + (IsLittle ? 4 : 0));
5057 Register LoHalf =
MRI.createVirtualRegister(&Mips::GPR32RegClass);
5058 Register LoFull =
MRI.createVirtualRegister(&Mips::GPR32RegClass);
5059 Register LoUndef =
MRI.createVirtualRegister(&Mips::GPR32RegClass);
5060 Register HiHalf =
MRI.createVirtualRegister(&Mips::GPR32RegClass);
5061 Register HiFull =
MRI.createVirtualRegister(&Mips::GPR32RegClass);
5062 Register HiUndef =
MRI.createVirtualRegister(&Mips::GPR32RegClass);
5063 Register Wtemp =
MRI.createVirtualRegister(&Mips::MSA128WRegClass);
5068 .
addImm(Imm + (IsLittle ? 0 : 7))
5073 .
addImm(Imm + (IsLittle ? 3 : 4))
5079 .
addImm(Imm + (IsLittle ? 4 : 3))
5084 .
addImm(Imm + (IsLittle ? 7 : 0))
5093 MI.eraseFromParent();
5102 const bool IsLittle =
Subtarget.isLittle();
5105 Register StoreVal =
MI.getOperand(0).getReg();
5107 unsigned Imm =
MI.getOperand(2).getImm();
5113 Register BitcastW =
MRI.createVirtualRegister(&Mips::MSA128WRegClass);
5114 Register Tmp =
MRI.createVirtualRegister(&Mips::GPR32RegClass);
5127 Register Tmp =
MRI.createVirtualRegister(&Mips::GPR32RegClass);
5135 .
addImm(Imm + (IsLittle ? 0 : 3));
5139 .
addImm(Imm + (IsLittle ? 3 : 0));
5142 MI.eraseFromParent();
5152 const bool IsLittle =
Subtarget.isLittle();
5155 Register StoreVal =
MI.getOperand(0).getReg();
5157 unsigned Imm =
MI.getOperand(2).getImm();
5164 Register BitcastD =
MRI.createVirtualRegister(&Mips::MSA128DRegClass);
5165 Register Lo =
MRI.createVirtualRegister(&Mips::GPR64RegClass);
5178 Register BitcastW =
MRI.createVirtualRegister(&Mips::MSA128WRegClass);
5179 Register Lo =
MRI.createVirtualRegister(&Mips::GPR32RegClass);
5180 Register Hi =
MRI.createVirtualRegister(&Mips::GPR32RegClass);
5195 .
addImm(Imm + (IsLittle ? 0 : 4));
5199 .
addImm(Imm + (IsLittle ? 4 : 0));
5205 Register Lo =
MRI.createVirtualRegister(&Mips::GPR32RegClass);
5206 Register Hi =
MRI.createVirtualRegister(&Mips::GPR32RegClass);
5219 .
addImm(Imm + (IsLittle ? 0 : 3));
5223 .
addImm(Imm + (IsLittle ? 3 : 0));
5227 .
addImm(Imm + (IsLittle ? 4 : 7));
5231 .
addImm(Imm + (IsLittle ? 7 : 4));
5234 MI.eraseFromParent();
unsigned const MachineRegisterInfo * MRI
static SDValue performSHLCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, SelectionDAG &DAG)
If the operand is a bitwise AND with a constant RHS, and the shift has a constant RHS and is the only...
static SDValue performORCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, const AArch64Subtarget *Subtarget, const AArch64TargetLowering &TLI)
static SDValue performANDCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI)
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
This file declares a class to represent arbitrary precision floating point values and provide a varie...
MachineBasicBlock MachineBasicBlock::iterator DebugLoc DL
Function Alias Analysis Results
static GCRegistry::Add< CoreCLRGC > E("coreclr", "CoreCLR-compatible GC")
static GCRegistry::Add< OcamlGC > B("ocaml", "ocaml 3.10-compatible GC")
This file contains the declarations for the subclasses of Constant, which represent the different fla...
const HexagonInstrInfo * TII
Module.h This file contains the declarations for the Module class.
const AbstractManglingParser< Derived, Alloc >::OperatorInfo AbstractManglingParser< Derived, Alloc >::Ops[]
static MachineBasicBlock * insertDivByZeroTrap(MachineInstr &MI, MachineBasicBlock *MBB)
Register const TargetRegisterInfo * TRI
Promote Memory to Register
cl::opt< bool > EmitJalrReloc
static bool CC_Mips(unsigned ValNo, MVT ValVT, MVT LocVT, CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags, Type *OrigTy, CCState &State)
static bool CC_MipsO32_FP64(unsigned ValNo, MVT ValVT, MVT LocVT, CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags, Type *OrigTy, CCState &State)
static bool CC_MipsO32_FP32(unsigned ValNo, MVT ValVT, MVT LocVT, CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags, Type *OrigTy, CCState &State)
static SDValue performMADD_MSUBCombine(SDNode *ROOTNode, SelectionDAG &CurDAG, const MipsSubtarget &Subtarget)
static bool invertFPCondCodeUser(Mips::CondCode CC)
This function returns true if the floating point conditional branches and conditional moves which use...
static bool CC_MipsO32(unsigned ValNo, MVT ValVT, MVT LocVT, CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags, Type *OrigTy, CCState &State, ArrayRef< MCPhysReg > F64Regs)
static SDValue lowerFP_TO_SINT_STORE(StoreSDNode *SD, SelectionDAG &DAG, bool SingleFloat)
static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG, TargetLowering::DAGCombinerInfo &DCI, const MipsSubtarget &Subtarget)
static const MCPhysReg Mips64DPRegs[8]
static SDValue lowerUnalignedIntStore(StoreSDNode *SD, SelectionDAG &DAG, bool IsLittle)
static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD, SDValue Chain, unsigned Offset)
static unsigned addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
static std::pair< bool, bool > parsePhysicalReg(StringRef C, StringRef &Prefix, unsigned long long &Reg)
This is a helper function to parse a physical register string and split it into non-numeric and numer...
static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD, SDValue Chain, SDValue Src, unsigned Offset)
static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasExtractInsert)
static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG, TargetLowering::DAGCombinerInfo &DCI, const MipsSubtarget &Subtarget)
static SDValue performSUBCombine(SDNode *N, SelectionDAG &DAG, TargetLowering::DAGCombinerInfo &DCI, const MipsSubtarget &Subtarget)
static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op)
static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasExtractInsert)
static cl::opt< bool > NoZeroDivCheck("mno-check-zero-division", cl::Hidden, cl::desc("MIPS: Don't trap on integer division by zero."), cl::init(false))
static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG, TargetLowering::DAGCombinerInfo &DCI, const MipsSubtarget &Subtarget)
static SDValue performSignExtendCombine(SDNode *N, SelectionDAG &DAG, TargetLowering::DAGCombinerInfo &DCI, const MipsSubtarget &Subtarget)
static SDValue performCMovFPCombine(SDNode *N, SelectionDAG &DAG, TargetLowering::DAGCombinerInfo &DCI, const MipsSubtarget &Subtarget)
static SDValue UnpackFromArgumentSlot(SDValue Val, const CCValAssign &VA, EVT ArgVT, const SDLoc &DL, SelectionDAG &DAG)
static Mips::CondCode condCodeToFCC(ISD::CondCode CC)
static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True, SDValue False, const SDLoc &DL)
uint64_t IntrinsicInst * II
const SmallVectorImpl< MachineOperand > & Cond
SI optimize exec mask operations pre RA
static bool contains(SmallPtrSetImpl< ConstantExpr * > &Cache, ConstantExpr *Expr, Constant *C)
This file defines the SmallVector class.
static const MCPhysReg IntRegs[32]
This file defines the 'Statistic' class, which is designed to be an easy way to expose various metric...
#define STATISTIC(VARNAME, DESC)
This file implements the StringSwitch template, which mimics a switch() statement whose cases are str...
static TableGen::Emitter::Opt Y("gen-skeleton-entry", EmitSkeleton, "Generate example skeleton entry")
static TableGen::Emitter::OptClass< SkeletonEmitter > X("gen-skeleton-class", "Generate example skeleton class")
static const MCPhysReg F32Regs[64]
This class represents an incoming formal argument to a Function.
ArrayRef - Represent a constant reference to an array (0 or more elements consecutively in memory),...
size_t size() const
size - Get the array size.
LLVM Basic Block Representation.
static BranchProbability getOne()
CCState - This class holds information needed while lowering arguments and return values.
unsigned getFirstUnallocated(ArrayRef< MCPhysReg > Regs) const
getFirstUnallocated - Return the index of the first unallocated register in the set,...
CallingConv::ID getCallingConv() const
uint64_t getStackSize() const
Returns the size of the currently allocated portion of the stack.
CCValAssign - Represent assignment of one arg/retval to a location.
Register getLocReg() const
LocInfo getLocInfo() const
static CCValAssign getReg(unsigned ValNo, MVT ValVT, MCRegister Reg, MVT LocVT, LocInfo HTP, bool IsCustom=false)
static CCValAssign getCustomReg(unsigned ValNo, MVT ValVT, MCRegister Reg, MVT LocVT, LocInfo HTP)
bool isUpperBitsInLoc() const
static CCValAssign getMem(unsigned ValNo, MVT ValVT, int64_t Offset, MVT LocVT, LocInfo HTP, bool IsCustom=false)
int64_t getLocMemOffset() const
Base class for all callable instructions (InvokeInst and CallInst) Holds everything related to callin...
LLVM_ABI bool isMustTailCall() const
Tests if this call site must be tail call optimized.
LLVM_ABI bool isIndirectCall() const
Return true if the callsite is an indirect call.
uint64_t getZExtValue() const
int64_t getSExtValue() const
A parsed version of the target data layout string in and methods for querying it.
LLVM_ABI TypeSize getTypeAllocSize(Type *Ty) const
Returns the offset in bytes between successive objects of the specified type, including alignment pad...
const char * getSymbol() const
This is a fast-path instruction selection class that generates poor code and doesn't support illegal ...
FunctionLoweringInfo - This contains information that is global to a function that is used when lower...
bool hasStructRetAttr() const
Determine if the function returns a structure through first or second pointer argument.
const Argument * const_arg_iterator
bool hasFnAttribute(Attribute::AttrKind Kind) const
Return true if the function has the attribute.
const GlobalValue * getGlobal() const
bool hasLocalLinkage() const
bool hasDLLImportStorageClass() const
LLVM_ABI const GlobalObject * getAliaseeObject() const
bool hasInternalLinkage() const
This is an important class for using LLVM in a threaded context.
LLVM_ABI void emitError(const Instruction *I, const Twine &ErrorStr)
emitError - Emit an error message to the currently installed error handler with optional location inf...
This class is used to represent ISD::LOAD nodes.
const MCRegisterInfo * getRegisterInfo() const
LLVM_ABI MCSymbol * getOrCreateSymbol(const Twine &Name)
Lookup the symbol inside with the specified Name.
MCRegisterClass - Base class of TargetRegisterClass.
MCRegister getRegister(unsigned i) const
getRegister - Return the specified register in the class.
MCRegisterInfo base class - We assume that the target defines a static array of MCRegisterDesc object...
Wrapper class representing physical registers. Should be passed by value.
MCSymbol - Instances of this class represent a symbol name in the MC file, and MCSymbols are created ...
static auto integer_valuetypes()
TypeSize getSizeInBits() const
Returns the size of the specified MVT in bits.
TypeSize getStoreSize() const
Return the number of bytes overwritten by a store of the specified value type.
static MVT getVectorVT(MVT VT, unsigned NumElements)
bool isFloatingPoint() const
Return true if this is a FP or a vector FP type.
bool isValid() const
Return true if this is a valid simple valuetype.
static MVT getIntegerVT(unsigned BitWidth)
static auto fp_valuetypes()
static auto fp_fixedlen_vector_valuetypes()
LLVM_ABI void transferSuccessorsAndUpdatePHIs(MachineBasicBlock *FromMBB)
Transfers all the successors, as in transferSuccessors, and update PHI operands in the successor bloc...
LLVM_ABI instr_iterator insert(instr_iterator I, MachineInstr *M)
Insert MI into the instruction list before I, possibly inside a bundle.
const BasicBlock * getBasicBlock() const
Return the LLVM basic block that this instance corresponded to originally.
LLVM_ABI void addSuccessor(MachineBasicBlock *Succ, BranchProbability Prob=BranchProbability::getUnknown())
Add Succ as a successor of this MachineBasicBlock.
const MachineFunction * getParent() const
Return the MachineFunction containing this basic block.
void splice(iterator Where, MachineBasicBlock *Other, iterator From)
Take an instruction from MBB 'Other' at the position From, and insert it into this MBB right before '...
MachineInstrBundleIterator< MachineInstr > iterator
The MachineFrameInfo class represents an abstract stack frame until prolog/epilog code is inserted.
LLVM_ABI int CreateFixedObject(uint64_t Size, int64_t SPOffset, bool IsImmutable, bool isAliased=false)
Create a new object at a fixed location on the stack.
void setFrameAddressIsTaken(bool T)
void setHasTailCall(bool V=true)
void setReturnAddressIsTaken(bool s)
MachineFrameInfo & getFrameInfo()
getFrameInfo - Return the frame info object for the current function.
MCContext & getContext() const
MachineRegisterInfo & getRegInfo()
getRegInfo - Return information about the registers currently in use.
const DataLayout & getDataLayout() const
Return the DataLayout attached to the Module associated to this MF.
Function & getFunction()
Return the LLVM function that this machine code represents.
BasicBlockListType::iterator iterator
Ty * getInfo()
getInfo - Keep track of various per-function pieces of information for backends that would like to do...
Register addLiveIn(MCRegister PReg, const TargetRegisterClass *RC)
addLiveIn - Add the specified physical register as a live-in value and create a corresponding virtual...
MachineBasicBlock * CreateMachineBasicBlock(const BasicBlock *BB=nullptr, std::optional< UniqueBBID > BBID=std::nullopt)
CreateMachineInstr - Allocate a new MachineInstr.
void insert(iterator MBBI, MachineBasicBlock *MBB)
const TargetMachine & getTarget() const
getTarget - Return the target machine this machine code is compiled with
const MachineInstrBuilder & addImm(int64_t Val) const
Add a new immediate operand.
const MachineInstrBuilder & addReg(Register RegNo, unsigned flags=0, unsigned SubReg=0) const
Add a new virtual register operand.
const MachineInstrBuilder & addMBB(MachineBasicBlock *MBB, unsigned TargetFlags=0) const
const MachineInstrBuilder & addUse(Register RegNo, unsigned Flags=0, unsigned SubReg=0) const
Add a virtual register use operand.
const MachineInstrBuilder & addDef(Register RegNo, unsigned Flags=0, unsigned SubReg=0) const
Add a virtual register definition operand.
Representation of each machine instruction.
const MachineOperand & getOperand(unsigned i) const
@ EK_GPRel32BlockAddress
EK_GPRel32BlockAddress - Each entry is an address of block, encoded with a relocation as gp-relative,...
@ EK_BlockAddress
EK_BlockAddress - Each entry is a plain address of block, e.g.: .word LBB123.
@ EK_GPRel64BlockAddress
EK_GPRel64BlockAddress - Each entry is an address of block, encoded with a relocation as gp-relative,...
@ MOVolatile
The memory access is volatile.
Flags getFlags() const
Return the raw flags of the source value,.
MachineOperand class - Representation of each machine instruction operand.
void setSubReg(unsigned subReg)
static MachineOperand CreateMCSymbol(MCSymbol *Sym, unsigned TargetFlags=0)
void setIsKill(bool Val=true)
Register getReg() const
getReg - Returns the register number.
MachineRegisterInfo - Keep track of information for virtual and physical registers,...
LLVM_ABI Register createVirtualRegister(const TargetRegisterClass *RegClass, StringRef Name="")
createVirtualRegister - Create and return a new virtual register in the function with the specified r...
void addLiveIn(MCRegister Reg, Register vreg=Register())
addLiveIn - Add the specified register as a live-in.
MachineMemOperand * getMemOperand() const
Return a MachineMemOperand object describing the memory reference performed by operation.
const MachinePointerInfo & getPointerInfo() const
const SDValue & getChain() const
EVT getMemoryVT() const
Return the type of the in-memory value.
static SpecialCallingConvType getSpecialCallingConvForCallee(const SDNode *Callee, const MipsSubtarget &Subtarget)
Determine the SpecialCallingConvType for the given callee.
MipsFunctionInfo - This class is derived from MachineFunction private Mips target-specific informatio...
void setVarArgsFrameIndex(int Index)
unsigned getSRetReturnReg() const
int getVarArgsFrameIndex() const
MachinePointerInfo callPtrInfo(MachineFunction &MF, const char *ES)
Create a MachinePointerInfo that has an ExternalSymbolPseudoSourceValue object representing a GOT ent...
Register getGlobalBaseReg(MachineFunction &MF)
void setSRetReturnReg(unsigned Reg)
void setFormalArgInfo(unsigned Size, bool HasByval)
static const uint32_t * getMips16RetHelperMask()
const MipsInstrInfo * getInstrInfo() const override
bool inMips16Mode() const
const MipsRegisterInfo * getRegisterInfo() const override
bool hasExtractInsert() const
Features related to the presence of specific instructions.
bool isSingleFloat() const
const TargetFrameLowering * getFrameLowering() const override
MVT getRegisterTypeForCallingConv(LLVMContext &Context, CallingConv::ID CC, EVT VT) const override
Return the register type for a given MVT, ensuring vectors are treated as a series of gpr sized integ...
bool hasBitTest(SDValue X, SDValue Y) const override
Return true if the target has a bit-test instruction: (X & (1 << Y)) ==/!= 0 This knowledge can be us...
static const MipsTargetLowering * create(const MipsTargetMachine &TM, const MipsSubtarget &STI)
SDValue getAddrGPRel(NodeTy *N, const SDLoc &DL, EVT Ty, SelectionDAG &DAG, bool IsN64) const
unsigned getVectorTypeBreakdownForCallingConv(LLVMContext &Context, CallingConv::ID CC, EVT VT, EVT &IntermediateVT, unsigned &NumIntermediates, MVT &RegisterVT) const override
Break down vectors to the correct number of gpr sized integers.
Register getRegisterByName(const char *RegName, LLT VT, const MachineFunction &MF) const override
Return the register ID of the name passed in.
SDValue getAddrNonPICSym64(NodeTy *N, const SDLoc &DL, EVT Ty, SelectionDAG &DAG) const
EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context, EVT VT) const override
getSetCCResultType - get the ISD::SETCC result ValueType
SDValue getAddrGlobal(NodeTy *N, const SDLoc &DL, EVT Ty, SelectionDAG &DAG, unsigned Flag, SDValue Chain, const MachinePointerInfo &PtrInfo) const
FastISel * createFastISel(FunctionLoweringInfo &funcInfo, const TargetLibraryInfo *libInfo) const override
createFastISel - This method returns a target specific FastISel object, or null if the target does no...
MipsTargetLowering(const MipsTargetMachine &TM, const MipsSubtarget &STI)
SDValue getAddrGlobalLargeGOT(NodeTy *N, const SDLoc &DL, EVT Ty, SelectionDAG &DAG, unsigned HiFlag, unsigned LoFlag, SDValue Chain, const MachinePointerInfo &PtrInfo) const
SDValue getDllimportVariable(NodeTy *N, const SDLoc &DL, EVT Ty, SelectionDAG &DAG, SDValue Chain, const MachinePointerInfo &PtrInfo) const
bool shouldFoldConstantShiftPairToMask(const SDNode *N) const override
Return true if it is profitable to fold a pair of shifts into a mask.
SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override
This method will be invoked for all target nodes and for any target-independent nodes that the target...
CCAssignFn * CCAssignFnForReturn() const
void ReplaceNodeResults(SDNode *N, SmallVectorImpl< SDValue > &Results, SelectionDAG &DAG) const override
ReplaceNodeResults - Replace the results of node with an illegal result type with new values built ou...
MachineBasicBlock * EmitInstrWithCustomInserter(MachineInstr &MI, MachineBasicBlock *MBB) const override
This method should be implemented by targets that mark instructions with the 'usesCustomInserter' fla...
SDValue getDllimportSymbol(NodeTy *N, const SDLoc &DL, EVT Ty, SelectionDAG &DAG) const
CCAssignFn * CCAssignFnForCall() const
unsigned getNumRegistersForCallingConv(LLVMContext &Context, CallingConv::ID CC, EVT VT) const override
Return the number of registers for a given MVT, ensuring vectors are treated as a series of gpr sized...
SDValue getAddrNonPIC(NodeTy *N, const SDLoc &DL, EVT Ty, SelectionDAG &DAG) const
SDValue lowerSTORE(SDValue Op, SelectionDAG &DAG) const
void AdjustInstrPostInstrSelection(MachineInstr &MI, SDNode *Node) const override
This method should be implemented by targets that mark instructions with the 'hasPostISelHook' flag.
virtual void getOpndList(SmallVectorImpl< SDValue > &Ops, std::deque< std::pair< unsigned, SDValue > > &RegsToPass, bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage, bool IsCallReloc, CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const
This function fills Ops, which is the list of operands that will later be used when a function call n...
EVT getTypeForExtReturn(LLVMContext &Context, EVT VT, ISD::NodeType) const override
Return the type that should be used to zero or sign extend a zeroext/signext integer return value.
bool isCheapToSpeculateCtlz(Type *Ty) const override
Return true if it is cheap to speculate a call to intrinsic ctlz.
SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override
LowerOperation - Provide custom lowering hooks for some operations.
bool isCheapToSpeculateCttz(Type *Ty) const override
Return true if it is cheap to speculate a call to intrinsic cttz.
SDValue getAddrLocal(NodeTy *N, const SDLoc &DL, EVT Ty, SelectionDAG &DAG, bool IsN32OrN64) const
SDValue getGlobalReg(SelectionDAG &DAG, EVT Ty) const
const MipsSubtarget & Subtarget
void HandleByVal(CCState *, unsigned &, Align) const override
Target-specific cleanup for formal ByVal parameters.
SDValue lowerLOAD(SDValue Op, SelectionDAG &DAG) const
bool IsConstantInSmallSection(const DataLayout &DL, const Constant *CN, const TargetMachine &TM) const
Return true if this constant should be placed into small data section.
Wrapper class representing virtual and physical registers.
Wrapper class for IR location info (IR ordering and DebugLoc) to be passed into SDNode creation funct...
Represents one node in the SelectionDAG.
unsigned getOpcode() const
Return the SelectionDAG opcode value for this node.
uint64_t getAsZExtVal() const
Helper method returns the zero-extended integer value of a ConstantSDNode.
const SDValue & getOperand(unsigned Num) const
EVT getValueType(unsigned ResNo) const
Return the type of a specified result.
Unlike LLVM values, Selection DAG nodes may return multiple values as the result of a computation.
SDNode * getNode() const
get the SDNode which holds the desired result
bool hasOneUse() const
Return true if there is exactly one node using value ResNo of Node.
SDValue getValue(unsigned R) const
EVT getValueType() const
Return the ValueType of the referenced return value.
TypeSize getValueSizeInBits() const
Returns the size of the value in bits.
const SDValue & getOperand(unsigned i) const
unsigned getOpcode() const
This is used to represent a portion of an LLVM function in a low-level Data Dependence DAG representa...
LLVM_ABI SDValue getExtLoad(ISD::LoadExtType ExtType, const SDLoc &dl, EVT VT, SDValue Chain, SDValue Ptr, MachinePointerInfo PtrInfo, EVT MemVT, MaybeAlign Alignment=MaybeAlign(), MachineMemOperand::Flags MMOFlags=MachineMemOperand::MONone, const AAMDNodes &AAInfo=AAMDNodes())
SDValue getTargetGlobalAddress(const GlobalValue *GV, const SDLoc &DL, EVT VT, int64_t offset=0, unsigned TargetFlags=0)
SDValue getCopyToReg(SDValue Chain, const SDLoc &dl, Register Reg, SDValue N)
LLVM_ABI SDValue getMergeValues(ArrayRef< SDValue > Ops, const SDLoc &dl)
Create a MERGE_VALUES node from the given operands.
LLVM_ABI SDVTList getVTList(EVT VT)
Return an SDVTList that represents the list of values specified.
LLVM_ABI MachineSDNode * getMachineNode(unsigned Opcode, const SDLoc &dl, EVT VT)
These are used for target selectors to create a new node with specified return type(s),...
SDValue getSetCC(const SDLoc &DL, EVT VT, SDValue LHS, SDValue RHS, ISD::CondCode Cond, SDValue Chain=SDValue(), bool IsSignaling=false)
Helper function to make it easier to build SetCC's if you just have an ISD::CondCode instead of an SD...
LLVM_ABI SDValue getRegister(Register Reg, EVT VT)
LLVM_ABI SDValue getLoad(EVT VT, const SDLoc &dl, SDValue Chain, SDValue Ptr, MachinePointerInfo PtrInfo, MaybeAlign Alignment=MaybeAlign(), MachineMemOperand::Flags MMOFlags=MachineMemOperand::MONone, const AAMDNodes &AAInfo=AAMDNodes(), const MDNode *Ranges=nullptr)
Loads are not normal binary operators: their result type is not determined by their operands,...
SDValue getGLOBAL_OFFSET_TABLE(EVT VT)
Return a GLOBAL_OFFSET_TABLE node. This does not have a useful SDLoc.
LLVM_ABI SDValue getMemIntrinsicNode(unsigned Opcode, const SDLoc &dl, SDVTList VTList, ArrayRef< SDValue > Ops, EVT MemVT, MachinePointerInfo PtrInfo, Align Alignment, MachineMemOperand::Flags Flags=MachineMemOperand::MOLoad|MachineMemOperand::MOStore, LocationSize Size=LocationSize::precise(0), const AAMDNodes &AAInfo=AAMDNodes())
Creates a MemIntrinsicNode that may produce a result and takes a list of operands.
LLVM_ABI SDValue getMemcpy(SDValue Chain, const SDLoc &dl, SDValue Dst, SDValue Src, SDValue Size, Align Alignment, bool isVol, bool AlwaysInline, const CallInst *CI, std::optional< bool > OverrideTailCall, MachinePointerInfo DstPtrInfo, MachinePointerInfo SrcPtrInfo, const AAMDNodes &AAInfo=AAMDNodes(), BatchAAResults *BatchAA=nullptr)
SDValue getTargetJumpTable(int JTI, EVT VT, unsigned TargetFlags=0)
SDValue getUNDEF(EVT VT)
Return an UNDEF node. UNDEF does not have a useful SDLoc.
SDValue getCALLSEQ_END(SDValue Chain, SDValue Op1, SDValue Op2, SDValue InGlue, const SDLoc &DL)
Return a new CALLSEQ_END node, which always must have a glue result (to ensure it's not CSE'd).
SDValue getCopyFromReg(SDValue Chain, const SDLoc &dl, Register Reg, EVT VT)
const DataLayout & getDataLayout() const
LLVM_ABI SDValue getConstant(uint64_t Val, const SDLoc &DL, EVT VT, bool isTarget=false, bool isOpaque=false)
Create a ConstantSDNode wrapping a constant value.
SDValue getSignedTargetConstant(int64_t Val, const SDLoc &DL, EVT VT, bool isOpaque=false)
LLVM_ABI SDValue getStore(SDValue Chain, const SDLoc &dl, SDValue Val, SDValue Ptr, MachinePointerInfo PtrInfo, Align Alignment, MachineMemOperand::Flags MMOFlags=MachineMemOperand::MONone, const AAMDNodes &AAInfo=AAMDNodes())
Helper function to build ISD::STORE nodes.
LLVM_ABI SDValue getSignedConstant(int64_t Val, const SDLoc &DL, EVT VT, bool isTarget=false, bool isOpaque=false)
SDValue getCALLSEQ_START(SDValue Chain, uint64_t InSize, uint64_t OutSize, const SDLoc &DL)
Return a new CALLSEQ_START node, that starts new call frame, in which InSize bytes are set up inside ...
SDValue getSelectCC(const SDLoc &DL, SDValue LHS, SDValue RHS, SDValue True, SDValue False, ISD::CondCode Cond, SDNodeFlags Flags=SDNodeFlags())
Helper function to make it easier to build SelectCC's if you just have an ISD::CondCode instead of an...
LLVM_ABI SDValue getExternalSymbol(const char *Sym, EVT VT)
const TargetMachine & getTarget() const
LLVM_ABI SDValue getIntPtrConstant(uint64_t Val, const SDLoc &DL, bool isTarget=false)
LLVM_ABI SDValue getValueType(EVT)
LLVM_ABI SDValue getNode(unsigned Opcode, const SDLoc &DL, EVT VT, ArrayRef< SDUse > Ops)
Gets or creates the specified node.
LLVM_ABI bool isKnownNeverNaN(SDValue Op, const APInt &DemandedElts, bool SNaN=false, unsigned Depth=0) const
Test whether the given SDValue (or all elements of it, if it is a vector) is known to never be NaN in...
SDValue getTargetConstant(uint64_t Val, const SDLoc &DL, EVT VT, bool isOpaque=false)
SDValue getTargetBlockAddress(const BlockAddress *BA, EVT VT, int64_t Offset=0, unsigned TargetFlags=0)
LLVM_ABI void ReplaceAllUsesOfValueWith(SDValue From, SDValue To)
Replace any uses of From with To, leaving uses of other values produced by From.getNode() alone.
MachineFunction & getMachineFunction() const
LLVM_ABI SDValue getFrameIndex(int FI, EVT VT, bool isTarget=false)
LLVM_ABI SDValue getRegisterMask(const uint32_t *RegMask)
void addCallSiteInfo(const SDNode *Node, CallSiteInfo &&CallInfo)
Set CallSiteInfo to be associated with Node.
LLVMContext * getContext() const
LLVM_ABI SDValue getTargetExternalSymbol(const char *Sym, EVT VT, unsigned TargetFlags=0)
SDValue getTargetConstantPool(const Constant *C, EVT VT, MaybeAlign Align=std::nullopt, int Offset=0, unsigned TargetFlags=0)
SDValue getEntryNode() const
Return the token chain corresponding to the entry of the function.
LLVM_ABI std::pair< SDValue, SDValue > SplitScalar(const SDValue &N, const SDLoc &DL, const EVT &LoVT, const EVT &HiVT)
Split the scalar node with EXTRACT_ELEMENT using the provided VTs and return the low/high part.
This class consists of common code factored out of the SmallVector class to reduce code duplication b...
void push_back(const T &Elt)
This is a 'vector' (really, a variable-sized array), optimized for the case when the array is small.
This class is used to represent ISD::STORE nodes.
const SDValue & getBasePtr() const
const SDValue & getValue() const
bool isTruncatingStore() const
Return true if the op does a truncation before store.
StringRef - Represent a constant reference to a string, i.e.
constexpr StringRef substr(size_t Start, size_t N=npos) const
Return a reference to the substring from [Start, Start + N).
constexpr bool empty() const
empty - Check if the string is empty.
const char * const_iterator
constexpr size_t size() const
size - Get the string size.
LLVM_ABI std::string lower() const
A switch()-like statement whose cases are string literals.
StringSwitch & Case(StringLiteral S, T Value)
Information about stack frame layout on the target.
unsigned getStackAlignment() const
getStackAlignment - This method returns the number of bytes to which the stack pointer must be aligne...
Align getStackAlign() const
getStackAlignment - This method returns the number of bytes to which the stack pointer must be aligne...
TargetInstrInfo - Interface to description of machine instruction set.
Provides information about what library functions are available for the current target.
void setBooleanVectorContents(BooleanContent Ty)
Specify how the target extends the result of a vector boolean value from a vector of i1 to a wider ty...
void setOperationAction(unsigned Op, MVT VT, LegalizeAction Action)
Indicate that the specified operation does not work with the specified type and indicate what to do a...
virtual const TargetRegisterClass * getRegClassFor(MVT VT, bool isDivergent=false) const
Return the register class that should be used for the specified value type.
void setMinStackArgumentAlignment(Align Alignment)
Set the minimum stack alignment of an argument.
const TargetMachine & getTargetMachine() const
virtual unsigned getNumRegisters(LLVMContext &Context, EVT VT, std::optional< MVT > RegisterVT=std::nullopt) const
Return the number of registers that this ValueType will eventually require.
void setMaxAtomicSizeInBitsSupported(unsigned SizeInBits)
Set the maximum atomic operation size supported by the backend.
void setMinFunctionAlignment(Align Alignment)
Set the target's minimum function alignment.
void setBooleanContents(BooleanContent Ty)
Specify how the target extends the result of integer and floating point boolean values from i1 to a w...
virtual MVT getPointerTy(const DataLayout &DL, uint32_t AS=0) const
Return the pointer type for the given address space, defaults to the pointer type from the data layou...
void setTruncStoreAction(MVT ValVT, MVT MemVT, LegalizeAction Action)
Indicate that the specified truncating store does not work with the specified type and indicate what ...
@ ZeroOrOneBooleanContent
@ ZeroOrNegativeOneBooleanContent
void setStackPointerRegisterToSaveRestore(Register R)
If set to a physical register, this specifies the register that llvm.savestack/llvm....
void AddPromotedToType(unsigned Opc, MVT OrigVT, MVT DestVT)
If Opc/OrigVT is specified as being promoted, the promotion code defaults to trying a larger integer/...
void setTargetDAGCombine(ArrayRef< ISD::NodeType > NTs)
Targets should invoke this method for each target independent node that they want to provide a custom...
virtual bool useSoftFloat() const
Align getMinStackArgumentAlignment() const
Return the minimum stack alignment of an argument.
void setLoadExtAction(unsigned ExtType, MVT ValVT, MVT MemVT, LegalizeAction Action)
Indicate that the specified load with extension does not work with the specified type and indicate wh...
std::vector< ArgListEntry > ArgListTy
unsigned MaxStoresPerMemcpy
Specify maximum number of store instructions per memcpy call.
MVT getRegisterType(MVT VT) const
Return the type of registers that this ValueType will eventually require.
virtual ConstraintType getConstraintType(StringRef Constraint) const
Given a constraint, return the type of constraint it is for this target.
virtual SDValue LowerToTLSEmulatedModel(const GlobalAddressSDNode *GA, SelectionDAG &DAG) const
Lower TLS global address SDNode for target independent emulated TLS model.
std::pair< SDValue, SDValue > LowerCallTo(CallLoweringInfo &CLI) const
This function lowers an abstract call to a function into an actual call.
bool isPositionIndependent() const
virtual ConstraintWeight getSingleConstraintMatchWeight(AsmOperandInfo &info, const char *constraint) const
Examine constraint string and operand type and determine a weight value.
virtual std::pair< unsigned, const TargetRegisterClass * > getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const
Given a physical register constraint (e.g.
TargetLowering(const TargetLowering &)=delete
virtual void LowerAsmOperandForConstraint(SDValue Op, StringRef Constraint, std::vector< SDValue > &Ops, SelectionDAG &DAG) const
Lower the specified operand into the Ops vector.
virtual unsigned getJumpTableEncoding() const
Return the entry encoding for a jump table in the current function.
virtual void LowerOperationWrapper(SDNode *N, SmallVectorImpl< SDValue > &Results, SelectionDAG &DAG) const
This callback is invoked by the type legalizer to legalize nodes with an illegal operand type but leg...
TLSModel::Model getTLSModel(const GlobalValue *GV) const
Returns the TLS model which should be used for the given global variable.
bool useEmulatedTLS() const
Returns true if this target uses emulated TLS.
virtual TargetLoweringObjectFile * getObjFileLowering() const
unsigned NoNaNsFPMath
NoNaNsFPMath - This flag is enabled when the -enable-no-nans-fp-math flag is specified on the command...
unsigned EnableFastISel
EnableFastISel - This flag enables fast-path instruction selection which trades away generated code q...
unsigned EmitCallGraphSection
Emit section containing call graph metadata.
iterator begin() const
begin/end - Return all of the registers in this class.
TargetRegisterInfo base class - We assume that the target defines a static array of TargetRegisterDes...
Twine - A lightweight data structure for efficiently representing the concatenation of temporary valu...
The instances of the Type class are immutable: once they are created, they are never changed.
bool isVectorTy() const
True if this is an instance of VectorType.
bool isFloatTy() const
Return true if this is 'float', a 32-bit IEEE fp type.
LLVM_ABI TypeSize getPrimitiveSizeInBits() const LLVM_READONLY
Return the basic size of this type if it is a primitive type.
bool isIntegerTy() const
True if this is an instance of IntegerType.
static LLVM_ABI IntegerType * getIntNTy(LLVMContext &C, unsigned N)
bool isFPOrFPVectorTy() const
Return true if this is a FP type or a vector of FP.
LLVM Value Representation.
Type * getType() const
All values are typed, get the type of this value.
constexpr ScalarTy getFixedValue() const
self_iterator getIterator()
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
constexpr char Align[]
Key for Kernel::Arg::Metadata::mAlign.
constexpr char Args[]
Key for Kernel::Metadata::mArgs.
constexpr std::underlying_type_t< E > Mask()
Get a bitmask with 1s in all places up to the high-order bit of E's largest value.
unsigned ID
LLVM IR allows to use arbitrary numbers as calling convention identifiers.
@ Fast
Attempts to make calls as fast as possible (e.g.
@ C
The default llvm calling convention, compatible with C.
NodeType
ISD::NodeType enum - This enum defines the target-independent operators for a SelectionDAG.
@ SETCC
SetCC operator - This evaluates to a true value iff the condition is true.
@ STACKRESTORE
STACKRESTORE has two operands, an input chain and a pointer to restore to it returns an output chain.
@ STACKSAVE
STACKSAVE - STACKSAVE has one operand, an input chain.
@ STRICT_FSETCC
STRICT_FSETCC/STRICT_FSETCCS - Constrained versions of SETCC, used for floating-point operands only.
@ BSWAP
Byte Swap and Counting operators.
@ VAEND
VAEND, VASTART - VAEND and VASTART have three operands: an input chain, pointer, and a SRCVALUE.
@ ATOMIC_STORE
OUTCHAIN = ATOMIC_STORE(INCHAIN, val, ptr) This corresponds to "store atomic" instruction.
@ ADD
Simple integer binary arithmetic operators.
@ LOAD
LOAD and STORE have token chains as their first operand, then the same operands as an LLVM load/store...
@ ANY_EXTEND
ANY_EXTEND - Used for integer types. The high bits are undefined.
@ FMA
FMA - Perform a * b + c with no intermediate rounding step.
@ FADD
Simple binary floating point operators.
@ ATOMIC_FENCE
OUTCHAIN = ATOMIC_FENCE(INCHAIN, ordering, scope) This corresponds to the fence instruction.
@ SDIVREM
SDIVREM/UDIVREM - Divide two integers and produce both a quotient and remainder result.
@ FP16_TO_FP
FP16_TO_FP, FP_TO_FP16 - These operators are used to perform promotions and truncation for half-preci...
@ BITCAST
BITCAST - This operator converts between integer, vector and FP values, as if the value was stored to...
@ BUILD_PAIR
BUILD_PAIR - This is the opposite of EXTRACT_ELEMENT in some ways.
@ EH_RETURN
OUTCHAIN = EH_RETURN(INCHAIN, OFFSET, HANDLER) - This node represents 'eh_return' gcc dwarf builtin,...
@ SIGN_EXTEND
Conversion operators.
@ FSINCOS
FSINCOS - Compute both fsin and fcos as a single operation.
@ BR_CC
BR_CC - Conditional branch.
@ BR_JT
BR_JT - Jumptable branch.
@ FCANONICALIZE
Returns platform specific canonical encoding of a floating point number.
@ IS_FPCLASS
Performs a check of floating point class property, defined by IEEE-754.
@ SELECT
Select(COND, TRUEVAL, FALSEVAL).
@ ATOMIC_LOAD
Val, OUTCHAIN = ATOMIC_LOAD(INCHAIN, ptr) This corresponds to "load atomic" instruction.
@ VACOPY
VACOPY - VACOPY has 5 operands: an input chain, a destination pointer, a source pointer,...
@ BasicBlock
Various leaf nodes.
@ SHL
Shift and rotation operations.
@ FMINNUM_IEEE
FMINNUM_IEEE/FMAXNUM_IEEE - Perform floating-point minimumNumber or maximumNumber on two values,...
@ ZERO_EXTEND
ZERO_EXTEND - Used for integer types, zeroing the new bits.
@ SELECT_CC
Select with condition operator - This selects between a true value and a false value (ops #2 and #3) ...
@ FMINNUM
FMINNUM/FMAXNUM - Perform floating-point minimum maximum on two values, following IEEE-754 definition...
@ DYNAMIC_STACKALLOC
DYNAMIC_STACKALLOC - Allocate some number of bytes on the stack aligned to a specified boundary.
@ SIGN_EXTEND_INREG
SIGN_EXTEND_INREG - This operator atomically performs a SHL/SRA pair to sign extend a small value in ...
@ EH_DWARF_CFA
EH_DWARF_CFA - This node represents the pointer to the DWARF Canonical Frame Address (CFA),...
@ FRAMEADDR
FRAMEADDR, RETURNADDR - These nodes represent llvm.frameaddress and llvm.returnaddress on the DAG.
@ STRICT_FP_TO_SINT
STRICT_FP_TO_[US]INT - Convert a floating point value to a signed or unsigned integer.
@ FP_TO_SINT
FP_TO_[US]INT - Convert a floating point value to a signed or unsigned integer.
@ READCYCLECOUNTER
READCYCLECOUNTER - This corresponds to the readcyclecounter intrinsic.
@ AND
Bitwise operators - logical and, logical or, logical xor.
@ TRAP
TRAP - Trapping instruction.
@ TokenFactor
TokenFactor - This node takes multiple tokens as input and produces a single token result.
@ TRUNCATE
TRUNCATE - Completely drop the high bits.
@ VAARG
VAARG - VAARG has four operands: an input chain, a pointer, a SRCVALUE, and the alignment.
@ BRCOND
BRCOND - Conditional branch.
@ SHL_PARTS
SHL_PARTS/SRA_PARTS/SRL_PARTS - These operators are used for expanded integer shift operations.
@ AssertSext
AssertSext, AssertZext - These nodes record if a register contains a value that has already been zero...
@ FCOPYSIGN
FCOPYSIGN(X, Y) - Return the value of X with the sign of Y.
@ CALLSEQ_START
CALLSEQ_START/CALLSEQ_END - These operators mark the beginning and end of a call sequence,...
LLVM_ABI CondCode getSetCCInverse(CondCode Operation, EVT Type)
Return the operation corresponding to !(X op Y), where 'op' is a valid SetCC operation.
CondCode
ISD::CondCode enum - These are ordered carefully to make the bitfields below work out,...
LoadExtType
LoadExtType enum - This enum defines the three variants of LOADEXT (load with extension).
@ Bitcast
Perform the operation on a different, but equivalently sized type.
@ MO_TLSGD
On a symbol operand, this indicates that the immediate is the offset to the slot in GOT which stores ...
Flag
These should be considered private to the implementation of the MCInstrDesc class.
FastISel * createFastISel(FunctionLoweringInfo &funcInfo, const TargetLibraryInfo *libInfo)
@ Implicit
Not emitted register (e.g. carry, or temporary result).
@ Define
Register definition.
@ Kill
The last use of a register.
@ EarlyClobber
Register definition happens before uses.
Not(const Pred &P) -> Not< Pred >
initializer< Ty > init(const Ty &Val)
NodeAddr< NodeBase * > Node
NodeAddr< FuncNode * > Func
This is an optimization pass for GlobalISel generic memory operations.
FunctionAddr VTableAddr Value
MachineInstrBuilder BuildMI(MachineFunction &MF, const MIMetadata &MIMD, const MCInstrDesc &MCID)
Builder interface. Specify how to create the initial instruction itself.
constexpr bool isInt(int64_t x)
Checks if an integer fits into the given bit width.
decltype(auto) dyn_cast(const From &Val)
dyn_cast<X> - Return the argument parameter cast to the specified type.
bool CCAssignFn(unsigned ValNo, MVT ValVT, MVT LocVT, CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags, Type *OrigTy, CCState &State)
CCAssignFn - This function assigns a location for Val, updating State to reflect the change.
constexpr bool isShiftedMask_64(uint64_t Value)
Return true if the argument contains a non-empty sequence of ones with the remainder zero (64 bit ver...
auto dyn_cast_or_null(const Y &Val)
LLVM_ABI raw_ostream & dbgs()
dbgs() - This returns a reference to a raw_ostream for debugging messages.
LLVM_ABI void report_fatal_error(Error Err, bool gen_crash_diag=true)
constexpr bool isUInt(uint64_t x)
Checks if an unsigned integer fits into the given bit width.
class LLVM_GSL_OWNER SmallVector
Forward declaration of SmallVector so that calculateSmallVectorDefaultInlinedElements can reference s...
bool isa(const From &Val)
isa<X> - Return true if the parameter to the template is an instance of one of the template type argu...
constexpr T divideCeil(U Numerator, V Denominator)
Returns the integer ceil(Numerator / Denominator).
const MipsTargetLowering * createMips16TargetLowering(const MipsTargetMachine &TM, const MipsSubtarget &STI)
Create MipsTargetLowering objects.
@ Or
Bitwise or logical OR of integers.
unsigned getKillRegState(bool B)
uint16_t MCPhysReg
An unsigned integer type large enough to represent all physical registers, but not necessarily virtua...
uint64_t alignTo(uint64_t Size, Align A)
Returns a multiple of A needed to store Size bytes.
DWARFExpression::Operation Op
ArrayRef(const T &OneElt) -> ArrayRef< T >
decltype(auto) cast(const From &Val)
cast<X> - Return the argument parameter cast to the specified type.
const MipsTargetLowering * createMipsSETargetLowering(const MipsTargetMachine &TM, const MipsSubtarget &STI)
LLVM_ABI bool getAsUnsignedInteger(StringRef Str, unsigned Radix, unsigned long long &Result)
Helper functions for StringRef::getAsInteger.
void swap(llvm::BitVector &LHS, llvm::BitVector &RHS)
Implement std::swap in terms of BitVector swap.
This struct is a compact representation of a valid (non-zero power of two) alignment.
constexpr uint64_t value() const
This is a hole in the type system and should not be abused.
EVT changeVectorElementTypeToInteger() const
Return a vector with the same number of elements as this vector, but with the element type converted ...
bool bitsLT(EVT VT) const
Return true if this has less bits than VT.
TypeSize getSizeInBits() const
Return the size of the specified value type in bits.
bool isPow2VectorType() const
Returns true if the given vector is a power of 2.
MVT getSimpleVT() const
Return the SimpleValueType held in the specified simple EVT.
static EVT getFloatingPointVT(unsigned BitWidth)
Returns the EVT that represents a floating-point type with the given number of bits.
bool isVector() const
Return true if this is a vector value type.
LLVM_ABI Type * getTypeForEVT(LLVMContext &Context) const
This method returns an LLVM type corresponding to the specified EVT.
bool isRound() const
Return true if the size is a power-of-two number of bytes.
EVT getVectorElementType() const
Given a vector type, return the type of each element.
unsigned getVectorNumElements() const
Given a vector type, return the number of elements it contains.
bool isInteger() const
Return true if this is an integer or a vector integer type.
Align getNonZeroOrigAlign() const
SmallVector< ArgRegPair, 1 > ArgRegPairs
Vector of call argument and its forwarding register.
This class contains a discriminated union of information about pointers in memory operands,...
static LLVM_ABI MachinePointerInfo getGOT(MachineFunction &MF)
Return a MachinePointerInfo record that refers to a GOT entry.
static LLVM_ABI MachinePointerInfo getFixedStack(MachineFunction &MF, int FI, int64_t Offset=0)
Return a MachinePointerInfo record that refers to the specified FrameIndex.
This struct is a compact representation of a valid (power of two) or undefined (0) alignment.
This represents a list of ValueType's that has been intern'd by a SelectionDAG.
This structure contains all information that is necessary for lowering calls.
SmallVector< ISD::InputArg, 32 > Ins
SmallVector< ISD::OutputArg, 32 > Outs
SmallVector< SDValue, 32 > OutVals
bool isBeforeLegalizeOps() const